Enabling Resonant Clock Distribution with Scaled On-Chip Magnetic Inductors

被引:30
|
作者
Sinha, Saurabh [1 ]
Xu, Wei [1 ]
Velamala, Jyothi B. [1 ]
Dastagir, Tawab [1 ]
Bakkaloglu, Bertan [1 ]
Yu, Hongbin [1 ]
Cao, Yu [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
关键词
D O I
10.1109/ICCD.2009.5413169
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Resonant clock distribution with distributed LC oscillators is promising to reducing clock power and jitter noise. Yet the difficulty in the integration of on-chip inductors still limits its application in practice. This paper resolves such a key issue with sub-50 mu m magnetic inductors, which are fully compatible with the CMOS process. These inductors leverage soft magnetic coils to achieve inductances up to 4nH, Q-factor of 3 at 1 GHz with a device diameter of only 30-50 mu m, resulting in area savings of nearly 100X as compared to conventional design. The latency and noise performance of the resonant clock network is demonstrated to be comparable to those using conventional inductors without soft magnetic materials. In addition, inductors with integrated magnetic materials significantly reduce mutual coupling and eddy current loss in the power grid below the clock network. These design advantages enable high density of on-chip distributed oscillators, providing better phase averaging, lower power and superior noise characteristics as compared to traditional buffer-tree based clock network.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [31] Design and Fabrication of On-Chip Coupled Inductors Integrated With Magnetic Material for Voltage Regulators
    Morrow, Patrick R.
    Park, Chang-Min
    Koertzen, Henry W.
    DiBene, J. Ted, II
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (06) : 1678 - 1686
  • [32] Permeability Enhancement by Multilayer Ferromagnetic Composites for Magnetic-Core On-Chip Inductors
    Shah, Umer
    Liljeholm, Jessica
    Ebefors, Thorbjorn
    Oberhammer, Joachim
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (10) : 677 - 679
  • [33] On-Chip Clock Faults' Detector
    C. Metra
    M. Favalli
    S. Di Francescantonio
    B. Riccò
    [J]. Journal of Electronic Testing, 2002, 18 : 555 - 564
  • [34] DESIGNING ON-CHIP CLOCK GENERATORS
    CHEN, DL
    [J]. IEEE CIRCUITS AND DEVICES MAGAZINE, 1992, 8 (04): : 32 - 36
  • [35] On-chip clock faults' detector
    Metra, C
    Favalli, M
    Di Francescantonio, S
    Riccò, B
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 555 - 564
  • [36] Modeling of on-chip differential inductors and transformers/baluns
    Chen, Ji
    Liou, Juin J.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (02) : 369 - 371
  • [37] A physical analytical model of multilayer on-chip inductors
    Tong, KY
    Tsui, C
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (04) : 1143 - 1149
  • [38] On the selection of on-chip inductors for the optimal VCO design
    Zhan, Y
    Harjani, R
    Sapatnekar, SS
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 277 - 280
  • [39] Mutual coupling of on-chip inductors in CMOS technology
    Hsu, Heng-Ming
    Chang, Jeng-Zen
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (03)
  • [40] Digital-noise reduction with on-chip inductors
    M. -O. Dima
    K. -H. Becks
    [J]. Instruments and Experimental Techniques, 2006, 49 : 361 - 370