Enabling Resonant Clock Distribution with Scaled On-Chip Magnetic Inductors

被引:30
|
作者
Sinha, Saurabh [1 ]
Xu, Wei [1 ]
Velamala, Jyothi B. [1 ]
Dastagir, Tawab [1 ]
Bakkaloglu, Bertan [1 ]
Yu, Hongbin [1 ]
Cao, Yu [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
关键词
D O I
10.1109/ICCD.2009.5413169
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Resonant clock distribution with distributed LC oscillators is promising to reducing clock power and jitter noise. Yet the difficulty in the integration of on-chip inductors still limits its application in practice. This paper resolves such a key issue with sub-50 mu m magnetic inductors, which are fully compatible with the CMOS process. These inductors leverage soft magnetic coils to achieve inductances up to 4nH, Q-factor of 3 at 1 GHz with a device diameter of only 30-50 mu m, resulting in area savings of nearly 100X as compared to conventional design. The latency and noise performance of the resonant clock network is demonstrated to be comparable to those using conventional inductors without soft magnetic materials. In addition, inductors with integrated magnetic materials significantly reduce mutual coupling and eddy current loss in the power grid below the clock network. These design advantages enable high density of on-chip distributed oscillators, providing better phase averaging, lower power and superior noise characteristics as compared to traditional buffer-tree based clock network.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [21] Compact model for on-chip spiral inductors
    Wang, JN
    Rowland, J
    Zhu, XY
    Hutchens, C
    Zhang, YM
    [J]. 2004 IEEE REGION 5 CONFERENCE: ANNUAL TECHNICAL AND LEADERSHIP WORKSHOP, 2004, : 99 - 101
  • [22] A comprehensive model for on-chip spiral inductors
    Hosseinieh, BK
    Masoumi, N
    [J]. Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 127 - 131
  • [23] On-chip inductors improve LNA performance
    不详
    [J]. MICROWAVES & RF, 1999, 38 (04) : 58 - 58
  • [24] Analysis and synthesis of on-chip spiral inductors
    Talwalkar, NA
    Yue, CP
    Wong, SS
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (02) : 176 - 182
  • [25] On-Chip Spiral Inductors and On-Chip Spiral Transistors for Accurate Numerical Modeling
    Dhamodaran, M.
    Kumar, R. Praveen
    Jegadeesan, S.
    [J]. JOURNAL OF MAGNETICS, 2018, 23 (01) : 50 - 54
  • [26] Electromagnetic Interactions of On-Chip Antennas and Inductors
    Deng, Tianwei
    Chen, Zhiming
    Zhang, Yueping
    [J]. 2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 331 - 333
  • [27] SIMULATION OF LARGE ON-CHIP CAPACITORS AND INDUCTORS
    CUPPENS, R
    DEMAN, HJ
    SANSEN, WMC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1979, 14 (03) : 543 - 547
  • [28] Exploiting on-chip inductance in high speed clock distribution networks
    Ismail, YI
    Friedman, EG
    Neves, JL
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1236 - 1239
  • [29] Exploiting on-chip inductance in high speed clock distribution networks
    Ismail, YI
    Friedman, EG
    Neves, JL
    [J]. 2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 643 - 652
  • [30] High-Q Magnetic Inductors for High Efficiency On-Chip Power Conversion
    Wang, Naigang
    Doris, Bruce B.
    Shehata, Andrea Bahgat
    O' Sullivan, Eugene J.
    Brown, Stephen L.
    Rossnagel, Stephen
    Ott, John
    Gignac, Lynne
    Massouras, Maryam
    Romankiw, Lubomyr T.
    Deligianni, Hariklia
    [J]. 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,