A digital background calibration technique for SAR ADC based on capacitor swapping

被引:0
|
作者
Du, Ling [1 ]
Ning, Ning [1 ]
Wu, Shuangyi [1 ]
Yu, Qi [1 ]
Liu, Yang [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2014年 / 11卷 / 12期
关键词
analog-to-digital conversion; capacitor mismatch; digital background calibration; SAR ADC;
D O I
10.1587/elex.11.20140325
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital background calibration technique that compensates for capacitor mismatches is proposed for successive approximation register analog-to-digital converter (SAR ADC). The technique is implemented in the SAR ADC based on tri-level switching. The termination capacitor in the digital-to-analog converter is considered as a reference capacitor and the digital weights of all other unit capacitors are corrected with respect to the reference capacitor. Behavior simulation is performed to verify the proposed calibration technique by using a 12-bit SAR ADC with 3% random capacitor mismatch. The simulation result shows that the signal-to-noise and distortion ratio is improved from 57.1 dB to 72.0 dB and the spurious free dynamic range is improved from 62.0 dB to 82.6 dB.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] Digital Self-Calibration Technique Based on 14-Bit SAR ADC
    赵毅强
    贾南
    戴鹏
    杨明
    Transactions of Tianjin University, 2013, (06) : 454 - 458
  • [22] Digital self-calibration technique based on 14-bit SAR ADC
    Zhao Y.
    Jia N.
    Dai P.
    Yang M.
    Transactions of Tianjin University, 2013, 19 (6) : 454 - 458
  • [23] A capacitor mismatch calibration scheme for SAR ADC based on genetic algorithm
    Huang, Yujia
    Meng, Qiao
    Li, Fei
    Song, Xinyan
    Wu, Jie
    ELECTRONICS LETTERS, 2023, 59 (06)
  • [24] Digital background calibration of pipeline ADC based on correlation
    Sun, Jie
    Wu, Jianhui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (03) : 528 - 539
  • [25] Non-binary digital calibration for split-capacitor DAC in SAR ADC
    Guo, Yawei
    Wu, Yue
    Guo, Dongdong
    Cheng, Xu
    Yu, Zhiyi
    Zeng, Xiaoyang
    IEICE ELECTRONICS EXPRESS, 2015, 12 (04):
  • [26] A digital background calibration technique for pipelined ADC using redundant stages
    Yoo, J
    Lee, E
    Swartzander, EE
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 5 - 8
  • [27] Background ADC Calibration in Digital Domain
    Tsang, Cheongyuen
    Chiu, Yuri
    Vanderhaegen, Johan
    Hoyos, Sebastian
    Chen, Charles
    Brodersen, Robert
    Nikolic, Borivoje
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 301 - +
  • [28] All-Digital Background Calibration of a Pipelined-SAR ADC Using the "Split ADC" Architecture
    Zhou, Jingpeng
    Wang, Peng
    Luo, Zhiqiang
    Li, Fule
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [29] A digital background calibration method for SAR ADC based on dual-layer feedforward neural network
    Li, Tiehu
    Huang, Jintao
    Zeng, Jun
    Guo, Chaodong
    Zhang, Wei
    Fu, Xiaojun
    Xu, Daiguo
    Yan, Gang
    Jiang, Junyi
    Lai, Rui
    Zhang, Jun-an
    MICROELECTRONICS JOURNAL, 2025, 159
  • [30] An Error Codes Detection Based Background Calibration for Split SAR ADC
    Huang, Rulin
    Shao, Leilai
    Wang, Wuguang
    Sun, Guoquan
    Zhu, Xiaolei
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 150 - 153