Interface architecture generation for IP integration in SoC design

被引:0
|
作者
Abbes, Fatma [1 ,2 ]
Abid, Mohamed [1 ]
Casseau, Emmanuel [2 ]
机构
[1] ENIS Engn Sch, CES Lab, Sfax, Tunisia
[2] UBS Univ, Res Ctr, Lester Lab, Lorient, France
关键词
D O I
10.1109/ICCES.2006.320427
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Designing component-based SoC (System On Chip) has become a communication design problem. The reuse of Intellectual Property (IP) cores in Multiprocessor SoC is facilitated by the concept of packaging and wrapping. In this paper, we present an approach to automate the integration process of hardware accelerators/coprocessors. This approach gives an interface modelling considering communication adaptation concepts/context throughout the integration steps. Graph formalism has been established to specify the interface considering the IP execution cycle accurate behaviour. This allows for automatic generation of interface architecture for simulation towards its synthesis. We illustrate the utility of the proposed framework that enables faster simulation times compared to existing methodologies which allow the designer to quickly evaluate alternative system implementations.
引用
收藏
页码:66 / +
页数:2
相关论文
共 50 条
  • [21] IIPS: Infrastructure IP for Secure SoC Design
    Wang, Xinmu
    Zheng, Yu
    Basak, Abhishek
    Bhunia, Swarup
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (08) : 2226 - 2238
  • [22] Analog IP design flow for SoC applications
    Hamour, M
    Saleh, R
    Mirabbasi, S
    Ivanov, A
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 676 - 679
  • [23] 4G all IP integration architecture for next generation wireless Internet
    Misra, IS
    Dey, S
    Saha, D
    ICWN '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS, 2005, : 622 - 628
  • [24] Preventing IP Over-Deployment in a Multiple IP SOC Design
    Soudan, Bassel
    Adi, Wael
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 385 - +
  • [25] Designing an FPGA SoC using a standardized IP block interface
    Shannon, L
    Fort, B
    Parikh, S
    Patel, A
    Saldana, M
    Chow, P
    FPT 05: 2005 IEEE International Conference on Field Programmable Technology, Proceedings, 2005, : 341 - 342
  • [26] SoC architecture design for swept Analyzer
    Li, L
    Li, ZY
    ISTM/2005: 6TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-9, CONFERENCE PROCEEDINGS, 2005, : 8830 - 8833
  • [27] Design and Optimization of Test Architecture for IP Cores on SoC Based on Multi-objective Genetic Algorithm
    Tan, Enmin
    Wang, Peng
    JOURNAL OF COMPUTERS, 2013, 8 (02) : 517 - 524
  • [28] RTL Generation of Channel Architecture Templates for a Template-based SoC Design Flow
    Cho, Jinhyun
    Choi, Soonwoo
    SooIk-Chae
    2008 FORUM ON SPECIFICATION, VERIFICATION AND DESIGN LANGUAGES, 2008, : 251 - 252
  • [29] Speech interface ASIC of SOC architecture for embedded application
    Dong, M
    Liu, J
    Liu, RS
    2002 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I AND II, 2002, : 402 - 405
  • [30] A design methodology for IP integration
    Coussy, P
    Baganne, A
    Martin, E
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 711 - 714