Interface architecture generation for IP integration in SoC design

被引:0
|
作者
Abbes, Fatma [1 ,2 ]
Abid, Mohamed [1 ]
Casseau, Emmanuel [2 ]
机构
[1] ENIS Engn Sch, CES Lab, Sfax, Tunisia
[2] UBS Univ, Res Ctr, Lester Lab, Lorient, France
关键词
D O I
10.1109/ICCES.2006.320427
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Designing component-based SoC (System On Chip) has become a communication design problem. The reuse of Intellectual Property (IP) cores in Multiprocessor SoC is facilitated by the concept of packaging and wrapping. In this paper, we present an approach to automate the integration process of hardware accelerators/coprocessors. This approach gives an interface modelling considering communication adaptation concepts/context throughout the integration steps. Graph formalism has been established to specify the interface considering the IP execution cycle accurate behaviour. This allows for automatic generation of interface architecture for simulation towards its synthesis. We illustrate the utility of the proposed framework that enables faster simulation times compared to existing methodologies which allow the designer to quickly evaluate alternative system implementations.
引用
收藏
页码:66 / +
页数:2
相关论文
共 50 条
  • [11] The IP Design for A Customized Mobile SoC
    Liu, Xiangwen
    Liu, Limin
    ADVANCED DESIGNS AND RESEARCHES FOR MANUFACTURING, PTS 1-3, 2013, 605-607 : 2087 - 2090
  • [12] SoC IP design for Multimedia and Communications
    Sunwoo, MH
    Baek, JH
    Lee, JH
    Yun, SH
    2005 EMERGING INFORMATION TECHNOLOGY CONFERENCE (EITC), 2005, : 17 - 18
  • [13] Map decoder architecture: Soft IP for SOC applications
    El-Assal, M
    Bayoumi, M
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 95 - 98
  • [14] Interconnect IP steers SoC integration into the fast lane
    Maliniak, David
    Electronic Design, 2002, 50 (25)
  • [15] Avoid signal-integrity blowouts in SOC-design IP-block integration
    Singh, R
    EDN, 2002, 47 (21) : 87 - +
  • [16] SIMPPL: an adaptable SoC framework using a programmable controller IP interface to facilitate design reuse
    Shannon, Lesley
    Chow, Paul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 377 - 390
  • [17] Design of LCD driver IP for SOC applications
    Huang, YJ
    Liu, CF
    Chang, SP
    Chuang, FY
    Chen, CC
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 62 - 65
  • [18] A design methodology for integrating IP into SOC systems
    Coussy, P
    Baganne, A
    Martin, E
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 307 - 310
  • [19] An bidirectional IP wrapper design for SoC DFT
    Ren Xiaojun
    Zhang Jinyi
    Cao xing
    Li Jiao
    PROCEEDINGS OF THE SEVENTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN, PACKAGING AND FAILURE ANALYSIS (HDP'05), 2005, : 492 - 496
  • [20] DESIGN AND IMPLEMENTATION OF IP PBX ARCHITECTURE BASED ON V5 INTERFACE
    Sun Ming
    Yan Jun-zhi
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 795 - 797