An automated, FPGA-based reconfigurable, low-power RFID tag

被引:19
|
作者
Jones, Alex K.
Hoare, Raymond
Dontharaju, Swapna
Tung, Shenchih
Sprang, Ralph
Fazekas, Joshua
Cain, James T.
Mickle, Marlin H.
机构
[1] Univ Pittsburgh, Dept Elect & Comp Engn, Pittsburgh, PA 15261 USA
[2] Univ Pittsburgh, Dept Comp Sci, Pittsburgh, PA 15261 USA
关键词
RFID; FPGA; behavioral synthesis; low-power;
D O I
10.1016/j.micpro.2006.03.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The use of radio frequency identification (RFID) technology is expanding rapidly in numerous applications such as logistics, supply chain management, transportation, healthcare and aviation. Due to the variety of the current applications, typical RFID systems use application specific hardware and proprietary protocols. These systems generally have long design times, no tolerance to changes in application or standard, and hence very high system costs. This paper describes an RFID tag specification and automated design flow for the creation of customized, low-power, active RFID tags. RFID primitives supported by the tag are enumerated with assembly like RFID macros. From these macros, the RFID pre-processor generates templates automatically. The behavior of each RFID primitive is specified using ANSI C where indicated within the template. The resulting file is compiled by the RFID compiler for the extensible tag. In order to save power, a smart buffer has been developed to sit between the transceiver and the tag controller. Because RFID packets are broadcast to everyone in range, the smart buffer contains minimal logic to detect whether incoming packets are intended for the tag. By doing so, the main controller may remain powered down to reduce system power consumption. Two System-on-a-Chip implementation strategies are presented. First, a microprocessor based system for which a C program is automatically generated and compiled for the system. The second replaces the microprocessor with a block of low-power FPGA logic. The user supplied RFID logic is specified in RFID macros and ANSI-C and automatically converted into combinational VHDL by the RFID compiler. Based on a test program, the processors required 183, 43, and 19 mu J per transaction for StrongARM, XScale, and EISC processors, respectively. By replacing the processor with a Coolrunner II, the controller can be reduced to 1.11 nJ per transaction. (c) 2006 Elsevier B.V. All rights reserved.
引用
下载
收藏
页码:116 / 134
页数:19
相关论文
共 50 条
  • [31] Implementing High-Performance, Low-Power FPGA-Based Optical Flow Accelerators in C
    Monson, Josh
    Wirthlin, Mike
    Hutchings, Brad L.
    PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 363 - 369
  • [32] Discrete Event System Specification, Synthesis, and Optimization of Low-Power FPGA-based Embedded Systems
    Pifer, Tim
    Schwartz, David
    Lysecky, Roman
    Seo, Chungman
    Zeigler, Bernard P.
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 98 - 105
  • [33] Small-Area and Low-Power FPGA-Based Multipliers using Approximate Elementary Modules
    Guo, Yi
    Sun, Heming
    Kimura, Shinji
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 599 - 604
  • [34] Automated Integration of Dynamic Power Management into FPGA-Based Design
    Skuta, Michal
    Macko, Dominik
    2019 IEEE 22ND INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2019,
  • [35] A Novel Low-Power Digital Baseband Circuit for UHF RFID Tag with Sensors
    Zhang, Qi
    Li, Yunlong
    Wu, Nanjian
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2120 - 2123
  • [36] Low-Power Data Driven Symbol Decoder for a UHF Passive RFID Tag
    Sai, Vyasa
    Ogirala, Ajay
    Mickle, Marlin H.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (01) : 58 - 62
  • [37] A novel Low-power Digital Baseband Controller for passive UHF RFID Tag
    Wang, Xiaoxiao
    Zhang, Shilin
    Mao, Luhong
    Xu, Kai
    Zhang, Huan
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2012,
  • [38] An FPGA-Based Reconfigurable Accelerator for Low-Bit DNN Training
    Shao, Haikuo
    Lu, Jinming
    Lin, Jun
    Wang, Zhongfeng
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 254 - 259
  • [39] A Low-Power Low-Cost 24 GHz RFID Tag With a C-Flash Based Embedded Memory
    Dagan, Hadar
    Shapira, Aviv
    Teman, Adam
    Mordakhay, Anatoli
    Jameson, Samuel
    Pikhay, Evgeny
    Dayan, Vladislav
    Roizin, Yakov
    Socher, Eran
    Fish, Alexander
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (09) : 1942 - 1957
  • [40] Reconfigurable Architecture and Automated Design Flow for Rapid FPGA-based LDPC Code Emulation
    Li, Haoran
    Park, Youn Sung
    Zhang, Zhengya
    FPGA 12: PROCEEDINGS OF THE 2012 ACM-SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2012, : 167 - 170