An automated, FPGA-based reconfigurable, low-power RFID tag

被引:19
|
作者
Jones, Alex K.
Hoare, Raymond
Dontharaju, Swapna
Tung, Shenchih
Sprang, Ralph
Fazekas, Joshua
Cain, James T.
Mickle, Marlin H.
机构
[1] Univ Pittsburgh, Dept Elect & Comp Engn, Pittsburgh, PA 15261 USA
[2] Univ Pittsburgh, Dept Comp Sci, Pittsburgh, PA 15261 USA
关键词
RFID; FPGA; behavioral synthesis; low-power;
D O I
10.1016/j.micpro.2006.03.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The use of radio frequency identification (RFID) technology is expanding rapidly in numerous applications such as logistics, supply chain management, transportation, healthcare and aviation. Due to the variety of the current applications, typical RFID systems use application specific hardware and proprietary protocols. These systems generally have long design times, no tolerance to changes in application or standard, and hence very high system costs. This paper describes an RFID tag specification and automated design flow for the creation of customized, low-power, active RFID tags. RFID primitives supported by the tag are enumerated with assembly like RFID macros. From these macros, the RFID pre-processor generates templates automatically. The behavior of each RFID primitive is specified using ANSI C where indicated within the template. The resulting file is compiled by the RFID compiler for the extensible tag. In order to save power, a smart buffer has been developed to sit between the transceiver and the tag controller. Because RFID packets are broadcast to everyone in range, the smart buffer contains minimal logic to detect whether incoming packets are intended for the tag. By doing so, the main controller may remain powered down to reduce system power consumption. Two System-on-a-Chip implementation strategies are presented. First, a microprocessor based system for which a C program is automatically generated and compiled for the system. The second replaces the microprocessor with a block of low-power FPGA logic. The user supplied RFID logic is specified in RFID macros and ANSI-C and automatically converted into combinational VHDL by the RFID compiler. Based on a test program, the processors required 183, 43, and 19 mu J per transaction for StrongARM, XScale, and EISC processors, respectively. By replacing the processor with a Coolrunner II, the controller can be reduced to 1.11 nJ per transaction. (c) 2006 Elsevier B.V. All rights reserved.
引用
下载
收藏
页码:116 / 134
页数:19
相关论文
共 50 条
  • [21] FPGA-based reconfigurable adaptive FEC
    Shimizu, K
    Uchida, J
    Miyaoka, Y
    Togawa, N
    Yanagisawa, M
    Ohtsuki, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3036 - 3046
  • [22] Low-cost low-power UHF RFID tag with on-chip antenna
    奚经天
    闫娜
    车文毅
    徐琮辉
    王肖
    杨玉庆
    菅洪彦
    闵昊
    Journal of Semiconductors, 2009, 30 (07) : 135 - 140
  • [23] ANYBOARD - AN FPGA-BASED, RECONFIGURABLE SYSTEM
    VANDENBOUT, DE
    MORRIS, JN
    THOMAE, D
    LABROZZI, S
    WINGO, S
    HALLMAN, D
    IEEE DESIGN & TEST OF COMPUTERS, 1992, 9 (03): : 21 - 30
  • [24] FPGA-based reconfigurable computing II
    Chang, J. Morris
    Lo, C. Dan
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (02) : IV - V
  • [25] Reconfigurable PUFs for FPGA-based SoCs
    Gehrer, Stefan
    Sigl, Georg
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 140 - 143
  • [26] Low power reconfigurable FPGA based on SRAM
    Priadarshini, A.
    Jagadeeswari, M.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [27] FPGA-based reconfigurable computing III
    Lo, Chia-Tien Dan
    Chang, J. Morris
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (08) : 475 - 476
  • [28] Low-cost low-power UHF RFID tag with on-chip antenna
    Xi Jingtian
    Yan Na
    Che Wenyi
    Xu Conghui
    Wang Xiao
    Yang Yuqing
    Jian Hongyan
    Min Hao
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [29] Pattern Classification Using Quantized Neural Networks for FPGA-Based Low-Power IoT Devices
    Biswal, Manas Ranjan
    Delwar, Tahesin Samira
    Siddique, Abrar
    Behera, Prangyadarsini
    Choi, Yeji
    Ryu, Jee-Youl
    SENSORS, 2022, 22 (22)
  • [30] FPGA-Based Reconfigurable PWM Generator for Power Electronic Converter Applications
    Moallemi Khiavi A.
    Sobhi J.
    Daie Koozehkanani Z.
    Farhadi Kangarlu M.
    Journal of Control, Automation and Electrical Systems, 2017, 28 (4) : 516 - 531