Delay-optimized realization of 2-parallel delayed LMS adaptive FIR filter

被引:0
|
作者
Liu, Ming [1 ]
Wang, Mingjiang [1 ]
Liu, De [1 ]
Zhao, Boya [1 ]
机构
[1] Xili Univ Town, Harbin Inst Technol, Shenzhen 518055, Guangdong, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2017年 / 14卷 / 08期
关键词
2-parallel DLMS algorithm; fined-grained; dot-product unit; fused multiply-add unit; multiple-input-addition unit; ARCHITECTURE; ALGORITHM; IMPLEMENTATION; ADAPTATION;
D O I
10.1587/elex.14.20170225
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Motivated by improvement of convergence characteristics and throughput, this work develops a delay-optimized VLSI realization of the adaptive filter based on the 2-parallel delayed LMS (PDLMS) algorithm. The proposed design uses a novel parallel FIR filter structure based on the fast FIR algorithm. The throughput of the proposed architecture is not only two times that of the traditional structure at the same frequency, but also the convergence characteristic is close to that of the LMS algorithm. The fine-grained dot-product unit, fine-grained fused multiply-add unit and multiple-input-addition unit are adopted to reduce the latency of critical path. From the ASIC synthesis results we find that the proposed architecture of an 8-tap filter has nearly 25% less power and nearly 24% less area-delay-product ( ADP) than the best existing structure.
引用
收藏
页数:12
相关论文
共 50 条