Gate-bias dependence of low-frequency noise in poly-Si thin-film transistors

被引:0
|
作者
Han, IK [1 ]
Lee, JI
Lee, MB
Chang, SK
Kim, EK
机构
[1] Korea Inst Sci & Technol, Nano Device Res Ctr, Seoul 136791, South Korea
[2] Kyungpook Natl Univ, Sch Elect Engn, Taegu 702701, South Korea
[3] Yonsei Univ, Dept Phys, Seoul 120749, South Korea
[4] Hanyang Univ, Dept Phys, Seoul 133791, South Korea
关键词
polycrystalline-silicon thin-film transistors; low-frequency noise; number fluctuation; thermal activation; tunneling; barrier height;
D O I
暂无
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this report, existing models for low-frequency excess electrical noise in poly-Si thin-film transistors are scrutinized and a new model is proposed, in particular, for larg-grain poly-crystalline thin-film transistors. Major noise sources are considered to be located in the grain boundary region, and the grain boundary is modeled as two independent Schottky diodes connected face-to-face. As the gate bias increases, the grain boundary barrier height decreases and the conduction and therefore the noise generation in the grain bulk region become important. Therefore, at low gate bias, grain boundary plays an important role in conduction and noise generation, and at high bias, the number fluctuation involving the oxide traps leading to flat band fluctuation ('unified model' for crystalline-Si MOSFETs) will dominate the noise generation. We calculated the critical gate bias (or barrier height) that severs these two different noise generation regimes. Recently reported experimental results are explained by using this model.
引用
收藏
页码:S949 / S954
页数:6
相关论文
共 50 条
  • [1] Low-frequency noise parameter extraction in poly-Si thin-film transistors
    Nam, H
    Yang, HS
    Lee, J
    Chovet, A
    Szentpali, B
    Kim, E
    [J]. NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 200 - 207
  • [2] Barrier height dependence of low frequency noise in poly-Si thin-film transistors
    Han, IK
    Lee, J
    Chovet, A
    Brini, J
    [J]. NOISE IN DEVICES AND CIRCUITS II, 2004, 5470 : 552 - 559
  • [3] A comprehensive model for low frequency noise in poly-Si thin-film transistors
    Han, IK
    Lee, JI
    Lee, MB
    Chang, SK
    Chovet, A
    [J]. Physics of Semiconductors, Pts A and B, 2005, 772 : 1489 - 1490
  • [4] Negative gate bias stress effects on conduction and low frequency noise characteristics in p-type poly-Si thin-film transistors
    韩朝阳
    刘远
    刘玉荣
    陈雅怡
    王黎
    陈荣盛
    [J]. Chinese Physics B, 2019, 28 (08) : 401 - 406
  • [5] Negative gate bias stress effects on conduction and low frequency noise characteristics in p-type poly-Si thin-film transistors
    Han, Chao-Yang
    Liu, Yuan
    Liu, Yu-Rong
    Chen, Ya-Yi
    Wang, Li
    Chen, Rong-Sheng
    [J]. CHINESE PHYSICS B, 2019, 28 (08)
  • [6] Channel-Length-Dependent Low-Frequency Noise Characteristics of Ferroelectric Junctionless Poly-Si Thin-Film Transistors
    Shin, Wonjun
    Kim, Sangwoo
    Koo, Ryun-Han
    Kwon, Dongseok
    Kim, Jae-Joon
    Kwon, Deok-Hwang
    Kwon, Daewoong
    Lee, Jong-Ho
    [J]. IEEE ELECTRON DEVICE LETTERS, 2023, 44 (06) : 1003 - 1006
  • [7] Gate array using low-temperature poly-Si thin-film transistors
    Kimura, Mutsumi
    Inoue, Masashi
    Matsuda, Tokiyoshi
    [J]. IEICE Transactions on Electronics, 2020, 103 (07): : 341 - 344
  • [8] Gate Array Using Low-Temperature Poly-Si Thin-Film Transistors
    Kimura, Mutsumi
    Inoue, Masashi
    Matsuda, Tokiyoshi
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (07): : 341 - 344
  • [9] Effects of gate-bias stress on ZnO thin-film transistors
    Su, Liang-Yu
    Lin, Hsin-Ying
    Wang, Sung-Li
    Yeh, Yung-Hui
    Cheng, Chun-Cheng
    Peng, Lung Han
    Huang, Jian-Jang
    [J]. JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2010, 18 (10) : 802 - 806
  • [10] The dependence of grain boundary location on low temperature poly-Si thin-film transistors
    Chen, Hung-Tse
    Chen, Yu-Cheng
    Tsai, Po-Hao
    Lin, Jia-Xing
    Chen, Chi-Lin
    Chang, C. Jason
    [J]. IDMC 05: PROCEEDINGS OF THE INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE 2005, 2005, : 55 - 57