Complementary self-biased scheme for the robust design of CMOS/SET hybrid multi-valued logic

被引:0
|
作者
Song, KW
Lee, SH
Kim, DH
Kim, KR
Kyung, J
Baek, G
Lee, CA
Lee, JD
Park, BG
机构
[1] Seoul Natl Univ, Inter Univ Semicond Res Ctr, ISRC, Kwanak Gu, Seoul 151742, South Korea
[2] Seoul Natl Univ, Sch Elect Engn, Kwanak Gu, Seoul 151742, South Korea
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a new technique to enhance the characteristics of CMOS/SET hybrid multi-valued logic (MVL) circuits in terms of their stability and performance. A complementary self-biasing method enables the SET/CMOS logic to operate perfectly well at high temperature in which the peak-to-valley current ratio of Coulomb oscillation severely decreases. The suggested scheme is evaluated by SPICE simulation with an analytical SET model, and it is confirmed that even SETs with a large Si island can be utilized efficiently in the multi-valued logic. We demonstrate a quantizer implemented by SETs with a 90-nm-long Si island on the basis of measured device characteristics and SPICE simulation, which shows high resolution and small linearity error characteristics.
引用
收藏
页码:267 / 272
页数:6
相关论文
共 50 条
  • [21] MODEL OF FUZZY REASONING THROUGH MULTI-VALUED LOGIC AND SET-THEORY
    BALDWIN, JF
    PILSWORTH, BW
    [J]. INTERNATIONAL JOURNAL OF MAN-MACHINE STUDIES, 1979, 11 (03): : 351 - 380
  • [22] Cardinality of the Set of Delta-Closed Classes of Functions of Multi-Valued Logic
    Starodubtsev, D. E.
    [J]. MOSCOW UNIVERSITY MATHEMATICS BULLETIN, 2018, 73 (05) : 190 - 195
  • [23] Design of Low Power MAX Operator for Multi-Valued Logic System
    Chowdhury, Adib Kabir
    Raj, Nikhil
    Singh, Ashutosh Kumar
    [J]. PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS, 2015, 70 : 428 - 433
  • [24] Design of a robust analog-to-digital converter based on complementary SET/CMOS hybrid amplifier
    Lee, Choong Hyun
    Kim, Se Woon
    Lee, Jang Uk
    Seo, Seung Hwan
    Kang, Gu-Cheol
    Roh, Kang Sup
    Kim, Kwan Young
    Lee, Soon Young
    Kim, Dong Myong
    Kim, Dae Hwan
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (06) : 667 - 675
  • [25] 11-Gb/s CMOS demultiplexer using redundant multi-valued logic
    Ahn, Sun Hong
    Kim, Jeong Beom
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (03) : 623 - 627
  • [26] Multi-valued logic in graph transformation theory and self-adaptive systems
    Maximov, Dmitry
    Ryvkin, Sergey
    [J]. ANNALS OF MATHEMATICS AND ARTIFICIAL INTELLIGENCE, 2019, 87 (04) : 395 - 408
  • [27] Multi-valued logic in graph transformation theory and self-adaptive systems
    Dmitry Maximov
    Sergey Ryvkin
    [J]. Annals of Mathematics and Artificial Intelligence, 2019, 87 : 395 - 408
  • [28] A New Data Encoding Scheme using Multi-Valued Logic for an Asynchronous Handshake Protocol
    Song, Sung-Gun
    Park, Seong-Mo
    Oh, Myeong-Hoon
    [J]. 18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [29] CMOS-Compatible Ternary Device Platform for Physical Synthesis of Multi-Valued Logic Circuits
    Shin, Sunhae
    Jang, Esan
    Jeong, Jae Won
    Kim, Kyung Rok
    [J]. 2017 IEEE 47TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2017), 2017, : 284 - 289
  • [30] Ultra low power design of multi-valued logic circuit for binary interfaces
    Jhamb, Mansi
    Mohan, Ratnesh
    [J]. JOURNAL OF KING SAUD UNIVERSITY-COMPUTER AND INFORMATION SCIENCES, 2022, 34 (08) : 5578 - 5586