Approximate Compressor Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:0
|
作者
Yang, Zhixi [1 ]
Yang, Jun [1 ]
Xing, Kefei [1 ]
Yang, Guang [1 ]
机构
[1] Natl Univ Def Technol, Coll Mechatron Engn & Automat, Changsha, Hunan, Peoples R China
关键词
compressor; multiplier; approximate circuit design; digital signal processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplier is a fundamental component for digital signal processing (DSP) applications and takes up the most part of the resource utilization, namely power and area. Approximate circuitry architectures have been studied as innovative paradigm for reducing resource utilization for DSP systems. In this paper, the 4: 2 compressor based approximate multiplier architecture which uses both truncation and approximation of compressor is studied. A greedy selection algorithm is then proposed to identify the Pareto frontier to give the optimal accuracy-power tradeoff. A finite impulse response (FIR) filter is used as an assessment. The architecture proposed in this paper has achieved up to 21.03% and 27.72% saving on power and area for FIR filter case compared to conventional multiplier designs with a decrease of 0.3dB in output SNR.
引用
收藏
页码:740 / 744
页数:5
相关论文
共 50 条
  • [41] Power Efficient Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, U. Anil
    Bikki, Pavankumar
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [42] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications
    Nawandar, Neha K.
    Satpute, Vishal R.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
  • [43] Design and Analysis of Synchronizable Error-Resilient Arithmetic Codes
    Morita, Hiroyoshi
    Zou, Ying
    van Wijngaarden, Adriaan J.
    GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8, 2009, : 5376 - +
  • [44] Exploring Approximate Computing for Yield Improvement via Re-design of Adders for Error-resilient Applications
    Dutt, Sunil
    Patel, Harsh
    Nandi, Sukumar
    Trivedi, Gaurav
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 134 - 139
  • [45] Error-Resilient Design Techniques for Reliable and Dependable Computing
    Das, Shidhartha
    Bull, David M.
    Whatmough, Paul N.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2015, 15 (01) : 24 - 34
  • [46] Error-Resilient Design Techniques for Reliable and Dependable Computing
    Das, Shidhartha
    Bull, David
    Whatmough, Paul
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [47] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Sudeh Shirkavand Saleh Abad
    Mohammad Hossein Moaiyeri
    The Journal of Supercomputing, 2023, 79 : 3357 - 3372
  • [48] Energy-Efficient Approximate Multiplier Design With Lesser Error Rate Using the Probability-Based Approximate 4:2 Compressor
    Krishna, L. Hemanth
    Sk, Ayesha
    Rao, J. Bhaskara
    Veeramachaneni, Sreehari
    Sk, Noor Mahammad
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (02) : 134 - 137
  • [49] Systematic lossy forward error protection for error-resilient digital video broadcasting
    Rane, S
    Aaron, A
    Girod, B
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2004, PTS 1 AND 2, 2004, 5308 : 588 - 595
  • [50] A SystemC-Based Design Methodology for Digital Signal Processing Systems
    Haubelt, Christian
    Falk, Joachim
    Keinert, Joachim
    Schlichter, Thomas
    Streubuehr, Martin
    Deyhle, Andreas
    Hadert, Andreas
    Teich, Juergen
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2007, (01)