Approximate Compressor Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:0
|
作者
Yang, Zhixi [1 ]
Yang, Jun [1 ]
Xing, Kefei [1 ]
Yang, Guang [1 ]
机构
[1] Natl Univ Def Technol, Coll Mechatron Engn & Automat, Changsha, Hunan, Peoples R China
关键词
compressor; multiplier; approximate circuit design; digital signal processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplier is a fundamental component for digital signal processing (DSP) applications and takes up the most part of the resource utilization, namely power and area. Approximate circuitry architectures have been studied as innovative paradigm for reducing resource utilization for DSP systems. In this paper, the 4: 2 compressor based approximate multiplier architecture which uses both truncation and approximation of compressor is studied. A greedy selection algorithm is then proposed to identify the Pareto frontier to give the optimal accuracy-power tradeoff. A finite impulse response (FIR) filter is used as an assessment. The architecture proposed in this paper has achieved up to 21.03% and 27.72% saving on power and area for FIR filter case compared to conventional multiplier designs with a decrease of 0.3dB in output SNR.
引用
收藏
页码:740 / 744
页数:5
相关论文
共 50 条
  • [21] Design of Approximate Tree Multiplier Using Approximate Compressor for Image Processing Applications
    Venkatnarayanan, C.
    Somasundaram, D.
    IETE JOURNAL OF RESEARCH, 2024, : 7899 - 7910
  • [22] Lower part OR based Approximate Multiplier for Error Resilient Applications
    Kumar, Uppugunduru Anil
    Sandesh, Goli Naga
    Ojusteja, Dhoti
    Ahmed, Syed Ershad
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 161 - 164
  • [23] High-performance and low-energy approximate full adder design for error-resilient image processing
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (06) : 1059 - 1079
  • [24] A cost-efficient error-resilient approach to distributed arithmetic for signal processing
    Lu, Yue
    Duan, Shengyu
    Halak, Basel
    Kazmierski, Tom J.
    MICROELECTRONICS RELIABILITY, 2019, 93 : 16 - 21
  • [25] Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, Uppugunduru Anil
    Chintakunta, Ratna Kumari
    Kumar, Sandeep
    Jamal, K.
    Ahmed, Syed Ershad
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 89 - 92
  • [26] New Approximate Multiplier for Low Power Digital Signal Processing
    Farshchi, Farzad
    Abrishami, Muhammad Saeed
    Fakhraie, Sied Mehdi
    2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013), 2013, : 25 - 30
  • [27] A Novel Design Methodology for Error-Resilient Circuits in Near-Threshold Computing
    Lee, Jaemin
    Kim, Sunmean
    Kim, Youngmin
    Kang, Seokhyeong
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [28] Design methodology for digital signal processing
    Fettweis, G
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 468 - 477
  • [29] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [30] OVERCOMING SHADOWING AND OCCLUSION IN IMAGERY WITH ERROR-RESILIENT PROCESSING
    Hsu, Charles
    DuBosq, Todd W.
    Moyer, Steven K.
    Flug, Eric
    Jenkins, Jeffrey
    Landa, Joseph S.
    Byrd, Kenneth
    Szu, Harold
    INDEPENDENT COMPONENT ANALYSES, COMPRESSIVE SAMPLING, WAVELETS, NEURAL NET, BIOSYSTEMS, AND NANOENGINEERING XII, 2014, 9118