A New Asymmetrical Multilevel Inverter Topology with Reduced Device Counts

被引:0
|
作者
Bin Arif, M. Saad [1 ]
Ayob, Shahrine Md. [1 ]
Salam, Zainal [1 ]
机构
[1] Univ Technol Malaysia, Dept Power Engn, Johor Baharu, Malaysia
关键词
Multilevel Inverter; Asymmetrical; Total Harmonic Distortion (THD); Level-generator; Polarity Changer; H-Bridge; CONVERTER; NUMBER;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be done by arranging available switches and dc sources in a fashion such that the maximum combination of addition and subtraction of the input dc sources can be achieved. Comparison between the existing topologies shows that the proposed topology yields less component counts. To verify the viability of the proposed topology, the circuit model is developed and simulated in Matlab-Simulink software. A low frequency switching strategy is also proposed in this work. The results show that the proposed topology is capable to produce a nine-level output voltage with less number of component counts and acceptable harmonic distortion content.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] New Topology for Asymmetrical Multilevel Inverter: An Effort to Reduced Device Count
    Thakre, Kishor
    Mohanty, Kanungo Barada
    Kommukuri, Vinaya Sagar
    Chatterjee, Aditi
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [2] Symmetrical and Asymmetrical Reduced Device Multilevel Inverter Topology
    Chappa, Anilkumar
    Gupta, Shubhrata
    Sahu, Lalit Kumar
    Gautam, Shivam Prakash
    Gupta, Krishna Kumar
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (01) : 885 - 896
  • [3] An improved asymmetrical multilevel inverter topology with reduced semiconductor device count
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Iqbal, Atif
    Sarwar, Adil
    Mekhilef, Saad
    [J]. INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (11)
  • [4] New Asymmetrical Modular Multilevel Inverter Topology With Reduced Number of Switches
    Kakar, Saifullah
    Ayob, Shahrin Bin Md.
    Iqbal, Atif
    Nordin, Norjulia Mohamad
    Bin Arif, M. Saad
    Gore, Sheetal
    [J]. IEEE ACCESS, 2021, 9 : 27627 - 27637
  • [5] Asymmetrical Multilevel Inverter Topology with Reduced Number of Components
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Sarwar, Acid
    Memon, Mudasir Ahmad
    Seyedmahmoudian, Mehdi
    Horan, Ben
    Stojcevski, Alex
    Ogura, Koki
    Rawa, Muhyaddin
    Bassi, Hussain
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2018,
  • [6] An asymmetrical multilevel inverter topology with reduced source count
    Reddy, K. Raghavendra
    Sabyasachi, Sidharth
    Meshram, P. M.
    Borghate, V. B.
    [J]. 2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [7] Asymmetrical Multilevel Inverter Topology with Reduced Number of Switches
    Ahmed, Rokan Ali
    Mekhilef, Saad
    Ping, Hew Wooi
    [J]. INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2012, 7 (04): : 4761 - 4767
  • [8] Asymmetrical Multilevel Inverter Topology
    Chappa, Anilkumar
    Seethala, Gowthami
    Donpeudi, Sudha Rani
    [J]. 2022 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS, PEDES, 2022,
  • [9] Asymmetrical Multilevel Inverter Topology with Reduced Power Semiconductor Devices
    bin Arif, M. Saad
    Ayob, Shahrin Md.
    Salam, Zainal
    [J]. 2016 IEEE INDUSTRIAL ELECTRONICS AND APPLICATIONS CONFERENCE (IEACON), 2016, : 20 - 25
  • [10] General topology for asymmetrical multilevel inverter with reduced number of switches
    Boora, Kamaldeep
    Kumar, Jagdish
    [J]. IET POWER ELECTRONICS, 2017, 10 (15) : 2034 - 2041