On the Simulation Performance of Contemporary AMS Hardware Description Languages

被引:9
|
作者
Narayanan, Rajeev [1 ]
Abbasi, Naeem [1 ]
Zaki, Mohamed [1 ]
Al Sammane, Ghiath [1 ]
Tahar, Sofiene [1 ]
机构
[1] Concordia Univ Montreal, Dept ECE, Montreal, PQ, Canada
关键词
D O I
10.1109/ICM.2008.5393509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Mixed-Signal extensions to VHDL, Verilog, and SystemC languages have been developed in order to provide a unifying environment for the modeling and verification of Analog and Mixed Signal (AMS) designs at different levels of abstraction. In this paper, we model the behavior of a set of benchmark designs in VHDL-AMS, Verilog-AMS and SystemC-AMS and compare the simulation performance with HSPICE. The various experimental results observed for the benchmark circuits show the superiority of VHDL-AMS and Verilog-AMS against SystemC-AMS and HSPICE in terms of simulation run-times at lower level of abstraction.
引用
收藏
页码:361 / 364
页数:4
相关论文
共 50 条