High-Speed On-Chip Signaling: Voltage or Current-Mode?

被引:1
|
作者
Islam, Riadul [1 ]
机构
[1] Univ Michigan, Dept Elect & Comp Engn, Dearborn, MI 48128 USA
关键词
Current-mode; Interconnect; Low-power; Low-swing; Signaling; Voltage-mode;
D O I
10.1080/03772063.2018.1534618
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we investigate several on-chip signaling schemes. Specifically, we compare different voltage-mode (VM) and current-mode (CM) signaling schemes considering power, performance, and robustness. In addition, we propose a new CM signaling scheme that uses a simple NAND-NOR gate transmitter circuit and a current-comparator-based receiver circuit. We implemented each signaling scheme using a 45 nm CMOS technology. The extracted simulation results show that a traditional CM signaling scheme consumes 58-78% less power compared to a traditional buffered VM signaling scheme in the 1-3 GHz frequency range. Our proposed CM signaling scheme consumes up to 95% and 81% lower power compared to buffered VM and existing CM schemes, respectively. In addition, the proposed CM signaling scheme has 37-41% lower latency with similar slew-rates compared to the buffered signaling scheme.
引用
收藏
页码:217 / 226
页数:10
相关论文
共 50 条
  • [31] Current-Mode Triline Transceiver for Coded Differential Signaling Across On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2575 - 2587
  • [32] A closed-form delay formula for on-chip RLC interconnects in current-mode signaling
    Zhou, MC
    Liu, WT
    Sivaprakasam, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1082 - 1085
  • [33] Low-voltage, high-speed, and high-precision current-mode sample-and-hold circuit
    Sugimoto, Yasuhiro
    Kakitani, Hisao
    Tsurumi, Hiroyuki
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1995, 78 (07): : 68 - 81
  • [34] LOW-VOLTAGE, HIGH-SPEED, AND HIGH-PRECISION CURRENT-MODE SAMPLE-AND-HOLD CIRCUIT
    SUGIMOTO, Y
    KAKITANI, H
    TSURUMI, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1995, 78 (07): : 68 - 81
  • [35] A hybrid current/voltage mode on-chip signaling scheme with adaptive bandwidth capability
    Bashirullah, R
    Liu, WT
    Cavin, R
    Edwards, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (08) : 876 - 880
  • [36] Design rules for mode conversion reduction in high-speed on-chip interconnects
    Quéré, Y
    Le Gouguec, T
    Martin, PM
    Le Berre, D
    Huret, F
    2005 IEEE MTT-S International Microwave Symposium, Vols 1-4, 2005, : 1291 - 1294
  • [37] Optimal termination of on-chip transmission-lines for high-speed signaling
    Tsuchiya, Akira
    Hashimoto, Masanori
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (06): : 1267 - 1273
  • [38] HIGH-SPEED HYBRID CURRENT-MODE SENSE AMPLIFIER FOR CMOS SRAMS
    CHEE, PY
    LIU, PC
    SIEK, L
    ELECTRONICS LETTERS, 1992, 28 (09) : 871 - 873
  • [39] A high-speed current-mode multilevel identifying circuit for flash memories
    Lin, HC
    Liang, F
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (02): : 229 - 235
  • [40] A new current-mode receiver for high-speed electrical/optical link
    Rao, P. Vijaya Sankara
    Mandal, Pradip
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (02) : 107 - 116