Towards on-chip fault-tolerant communication

被引:0
|
作者
Dumitras, T [1 ]
Kerner, S [1 ]
Marculescu, R [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As CMOS technology scales down into the deep-submicron (DSM) domain, devices and interconnects are subject to new types of malfunctions and failures that are harder to predict and avoid with the current system-on-chip (SoC) design methodologies. Relaxing the requirement of 100% correctness in operation drastically reduces the costs of design but, at the same time, requires SoCs be designed with some degree of system-level fault-tolerance. In this paper, we introduce a high-level model of DSM failure patterns and propose a new communication paradigm for SoCs, namely stochastic communication. Specifically, for a generic tile-based architecture, we propose a randomized algorithm which not only separates computation from communication, but also provides the required fault-tolerance to on-chip failures. This new technique is easy and cheap to implement in SoCs that integrate a large number of communicating IP cores.
引用
收藏
页码:225 / 232
页数:8
相关论文
共 50 条
  • [1] Networks-on-chip: The quest for on-chip fault-tolerant communication
    Marculescu, R
    [J]. ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 8 - 12
  • [2] Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs
    Adetomi, Adewale
    Enemali, Godwin
    Arslan, Tughrul
    [J]. 2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 214 - 217
  • [3] Fault-tolerant Communication in Invasive Networks on Chip
    Heisswolf, Jan
    Weichslgartner, Andreas
    Zaib, Aurang
    Friederich, Stephanie
    Masing, Leonard
    Stein, Carsten
    Duden, Marco
    Kloepfer, Roman
    Teich, Juergen
    Wild, Thomas
    Herkersdorf, Andreas
    Becker, Juergen
    [J]. 2015 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2015,
  • [4] Adaptive Stochastic Routing in Fault-tolerant On-chip Networks
    Song, Wei
    Edwards, Doug
    Nunez-Yanez, Jose Luis
    Dasgupta, Sohini
    [J]. 2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 32 - +
  • [5] A Fault-Tolerant Routing Algorithm Design for On-Chip Optical Networks
    Xiang, Dong
    Zhang, Yan
    Shan, Shuchang
    Xu, Yi
    [J]. 2013 IEEE 32ND INTERNATIONAL SYMPOSIUM ON RELIABLE DISTRIBUTED SYSTEMS (SRDS 2013), 2013, : 1 - 9
  • [6] Fault-tolerant Routing for On-chip Network Without Using Virtual Channels
    Ren, Pengju
    Meng, Qingxin
    Ren, Xiaowei
    Zheng, Nanning
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [7] Stochastic Communication: A New Paradigm for Fault-Tolerant Networks-on-Chip
    Bogdan, Paul
    Dumitras, Tudor
    Marculescu, Radu
    [J]. VLSI DESIGN, 2007,
  • [8] Defender: A Low Overhead and Efficient Fault-Tolerant Mechanism for Reliable on-Chip Router
    Baloch, Naveed Khan
    Baig, Muhammad Iram
    Daneshtalab, Masoud
    [J]. IEEE ACCESS, 2019, 7 : 142843 - 142854
  • [9] Adaptive routing strategies for fault-tolerant on-chip networks in dynamically reconfigurable systems
    Nunez-Yanez, J. L.
    Edwards, D.
    Coppola, A. M.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (03): : 184 - 198
  • [10] HIGH-SPEED ON-CHIP ECC FOR SYNERGISTIC FAULT-TOLERANT MEMORY CHIPS
    FIFIELD, JA
    STAPPER, CH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (10) : 1449 - 1452