Design of high performance double edge-triggered flip-flops

被引:7
|
作者
Mishra, SM [1 ]
Rofail, SS [1 ]
Yeo, KS [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Div Circuits & Syst, Singapore 639798, Singapore
来源
关键词
D O I
10.1049/ip-cds:20000672
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A methodology for constructing double edge-triggered flip-flops (DETFFs) from existing latches, which removes the need for complete flip-flops or the presence of docked nodes in the combining section is presented. The application of this methodology to designing DETFFs based on latches constructed from pass transistor/transmission gates, true single-phase clocked structures, and differential logic is investigated. The resulting DETFFs deliver high performance and do not suffer from the problems of charge sharing, charge coupling, reduced voltage swing, poor supply voltage scaling properties, and excessive power dissipation plaguing existing DETFFs.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [41] Design and implementation of adaptive clock gating technique with double edge triggered flip flops
    Sudhakar, K.
    Selvakumar, T.
    Jayasingh, T.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [42] THE OPTIMUM DC DESIGN OF FLIP-FLOPS
    RITCHIE, DK
    PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1953, 41 (11): : 1614 - 1617
  • [43] Structure and design method for pulse-triggered flip-flops at switch level
    Dai Yan-yun
    Shen Ji-zhong
    JOURNAL OF CENTRAL SOUTH UNIVERSITY OF TECHNOLOGY, 2010, 17 (06): : 1279 - 1284
  • [44] Structure and design method for pulse-triggered flip-flops at switch level
    Yan-yun Dai
    Ji-zhong Shen
    Journal of Central South University of Technology, 2010, 17 : 1279 - 1284
  • [45] Structure and design method for pulse-triggered flip-flops at switch level
    戴燕云
    沈继忠
    JournalofCentralSouthUniversityofTechnology, 2010, 17 (06) : 1279 - 1284
  • [46] Optimization of explicit-pulsed flip-flops for high performance
    Zhang, Xiaoyang
    Jia, Song
    Wang, Yuan
    Zhang, Ganggang
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1877 - 1880
  • [47] Asynchronous logic design with transition flip-flops
    Cox, DF
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 118 - 121
  • [48] SCAN DESIGN USING STANDARD FLIP-FLOPS
    REDDY, SM
    DANDAPANI, R
    IEEE DESIGN & TEST OF COMPUTERS, 1987, 4 (01): : 52 - 54
  • [49] Design flow for radhard TMR Flip-Flops
    Petrovic, Vladimir
    Krstic, Milo
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 203 - 208
  • [50] Soft-edge flip-flops for improved timing yield: Design and optimization
    Joshi, Vivek
    Blaauw, David
    Sylvester, Dennis
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 667 - 673