A nanoscale scalable memory architecture for molecular electronics

被引:6
|
作者
Choi, YH [1 ]
Kim, YK [1 ]
机构
[1] Hongik Univ, Dept Chem Engn, Dept Comp Engn, Seoul 121791, South Korea
关键词
D O I
10.1088/0957-4484/15/10/023
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we present a nanoscale memory architecture for molecular electronics. A large memory is designed as a collection of smaller molecular-based crossbar subarrays, each of which realizes a part of the large memory. Redundancies at the row/column level in each subarray and at the subarray level are used to tolerate defects generated during the nanofabrication process. Spare subarrays with address translation in the CMOS layer are used to cope with the expected high rate of defects in chemically fabricated nanocircuits. Molecular crossbars on top of a silicon-based die providing address translation will demonstrate a notable improvement in the scalability of defect-prone molecular memories.
引用
收藏
页码:S639 / S644
页数:6
相关论文
共 50 条
  • [41] A scalable semi-shared memory multiprocessor architecture with sliding caches
    Köse, C
    Proceedings of the IASTED International Conference on Parallel and Distributed Computing and Networks, 2004, : 410 - 415
  • [42] Pi-PIFO: A Scalable Pipelined PIFO Memory Management Architecture
    Young, S.
    Arel, I.
    Arazi, O.
    CONTEL 2009: PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS, 2009, : 265 - 270
  • [43] A novel lightweight directory architecture for scalable shared-memory multiprocessors
    Ros, A
    Acacio, ME
    García, JM
    EURO-PAR 2005 PARALLEL PROCESSING, PROCEEDINGS, 2005, 3648 : 582 - 591
  • [44] Hardware Fault Containment in Scalable Shared-Memory Multiprocessors Architecture
    Teodosiu, D.
    Baxter, J.
    Govil, K.
    Chapin, J.
    Computer Architecture News, 25 (02):
  • [45] Network-on-ReRAM for Scalable Processing-in Memory Architecture Design
    Dabiri, Bita
    Modarressi, Mehdi
    Daneshtalab, Masoud
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 143 - 149
  • [46] SCALABLE AND FAULT-TOLERANT RESTRICTED SHARED-MEMORY ARCHITECTURE
    KHAN, GN
    MAHMUD, K
    ELECTRONICS LETTERS, 1993, 29 (09) : 783 - 785
  • [47] Scalable printed electronics: an organic decoder addressing ferroelectric non-volatile memory
    Ng, Tse Nga
    Schwartz, David E.
    Lavery, Leah L.
    Whiting, Gregory L.
    Russo, Beverly
    Krusor, Brent
    Veres, Janos
    Broms, Per
    Herlogsson, Lars
    Alam, Naveed
    Hagel, Olle
    Nilsson, Jakob
    Karlsson, Christer
    SCIENTIFIC REPORTS, 2012, 2
  • [48] Scalable printed electronics: an organic decoder addressing ferroelectric non-volatile memory
    Tse Nga Ng
    David E. Schwartz
    Leah L. Lavery
    Gregory L. Whiting
    Beverly Russo
    Brent Krusor
    Janos Veres
    Per Bröms
    Lars Herlogsson
    Naveed Alam
    Olle Hagel
    Jakob Nilsson
    Christer Karlsson
    Scientific Reports, 2
  • [49] Papers based on the engineering foundation conference on ordered molecular and nanoscale electronics: Introduction
    Weiss, PS
    Reed, MA
    NANOTECHNOLOGY, 1996, 7 (04) : 345 - 345
  • [50] Nanoscale architectural control of organic functional materials for photonics and molecular electronics.
    Jen, AKY
    Ma, H
    Luo, JD
    Liu, S
    Haller, M
    Jang, SH
    Dalton, L
    Zareie, H
    Reed, B
    Sarikaya, M
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2003, 225 : U671 - U671