A nanoscale scalable memory architecture for molecular electronics

被引:6
|
作者
Choi, YH [1 ]
Kim, YK [1 ]
机构
[1] Hongik Univ, Dept Chem Engn, Dept Comp Engn, Seoul 121791, South Korea
关键词
D O I
10.1088/0957-4484/15/10/023
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we present a nanoscale memory architecture for molecular electronics. A large memory is designed as a collection of smaller molecular-based crossbar subarrays, each of which realizes a part of the large memory. Redundancies at the row/column level in each subarray and at the subarray level are used to tolerate defects generated during the nanofabrication process. Spare subarrays with address translation in the CMOS layer are used to cope with the expected high rate of defects in chemically fabricated nanocircuits. Molecular crossbars on top of a silicon-based die providing address translation will demonstrate a notable improvement in the scalability of defect-prone molecular memories.
引用
收藏
页码:S639 / S644
页数:6
相关论文
共 50 条
  • [31] COMPAQT: Compressed Waveform Memory Architecture for Scalable Qubit Control
    Maurya, Satvik
    Tannu, Swamit
    2022 55TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2022, : 1059 - 1077
  • [32] PARADIGM - A HIGHLY SCALABLE SHARED-MEMORY MULTICOMPUTER ARCHITECTURE
    CHERITON, DR
    GOOSEN, HA
    BOYLE, PD
    COMPUTER, 1991, 24 (02) : 33 - 46
  • [33] SLM: A Scalable Logic Module Architecture with Less Configuration Memory
    Amagasaki, Motoki
    Araki, Ryo
    Iida, Masahiro
    Sueyoshi, Toshinori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (12) : 2500 - 2506
  • [34] A scalable pipelined memory architecture for fast ATM packet switching
    Jeong, GJ
    Lee, MK
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (09) : 1937 - 1944
  • [35] Scalable Memory-Less Architecture for String Matching With FPGAs
    Sarbishei, Ideh
    Vakili, Shervin
    Langlois, J. M. Pierre
    Savaria, Yvon
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2118 - 2121
  • [36] The DIMM Tree Architecture: A High Bandwidth and Scalable Memory System
    Therdsteerasukdi, Kanit
    Byun, Gyung-Su
    Ir, Jeremy
    Reinman, Glenn
    Cong, Jason
    Chang, M. F.
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 388 - 395
  • [37] A Scalable and Efficient In-Memory Interconnect Architecture for Automata Processing
    Sadredini, Elaheh
    Rahimi, Reza
    Verma, Vaibhav
    Stan, Mircea
    Skadron, Kevin
    IEEE COMPUTER ARCHITECTURE LETTERS, 2019, 18 (02) : 87 - 90
  • [38] A Scalable CMOS Molecular Electronics Chip for Single-Molecule Biosensing
    Hall, Drew A.
    Ananthapadmanabhan, Nagaraj
    Choi, Chulmin
    Zheng, Le
    Pan, Paul P. P.
    Von Jutrzenka, Christoph
    Nguyen, Thuan
    Rizo, Jose
    Weinstein, Macklan
    Lobaton, Raymond
    Sinha, Prem
    Sauerbrey, Trevor
    Sigala, Cruz
    Bailey, Kathryne
    Mudondo, Paul J.
    Chaudhuri, Ashesh Ray
    Severi, Simone
    Fuller, Carl W.
    Tour, James M.
    Jin, Sungho
    Mola, Paul W.
    Merriman, Barry
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2022, 16 (06) : 1030 - 1043
  • [39] Macromolecular Scaffolding: The Relationship Between Nanoscale Architecture and Function in Multichromophoric Arrays for Organic Electronics
    Palermo, Vincenzo
    Schwartz, Erik
    Finlayson, Chris E.
    Liscio, Andrea
    Otten, Matthijs B. J.
    Trapani, Sara
    Muellen, Klaus
    Beljonne, David
    Friend, Richard H.
    Nolte, Roelond J. M.
    Rowan, Alan E.
    Samori, Paolo
    ADVANCED MATERIALS, 2010, 22 (08) : E81 - +
  • [40] Electronic properties of molecular memory circuits on a nanoscale scaffold
    Blum, Amy Szuchmacher
    Soto, Carissa M.
    Wilson, Charmaine D.
    Amsinck, Christian
    Franzon, Paul
    Ratna, Banahalli R.
    IEEE TRANSACTIONS ON NANOBIOSCIENCE, 2007, 6 (04) : 270 - 274