A nanoscale scalable memory architecture for molecular electronics

被引:6
|
作者
Choi, YH [1 ]
Kim, YK [1 ]
机构
[1] Hongik Univ, Dept Chem Engn, Dept Comp Engn, Seoul 121791, South Korea
关键词
D O I
10.1088/0957-4484/15/10/023
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we present a nanoscale memory architecture for molecular electronics. A large memory is designed as a collection of smaller molecular-based crossbar subarrays, each of which realizes a part of the large memory. Redundancies at the row/column level in each subarray and at the subarray level are used to tolerate defects generated during the nanofabrication process. Spare subarrays with address translation in the CMOS layer are used to cope with the expected high rate of defects in chemically fabricated nanocircuits. Molecular crossbars on top of a silicon-based die providing address translation will demonstrate a notable improvement in the scalability of defect-prone molecular memories.
引用
收藏
页码:S639 / S644
页数:6
相关论文
共 50 条
  • [1] A defect-tolerant memory architecture for molecular electronics
    Lee, MH
    Kim, YK
    Choi, YH
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (01) : 152 - 157
  • [2] A defect-tolerant memory architecture for molecular electronics
    Lee, MH
    Kim, YK
    Choi, YH
    2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, 2003, : 713 - 716
  • [3] Nanoscale structure memory for mobile electronics
    Anon
    Hitachi Review, 2002, (SPEC):
  • [4] Molecular and nanoscale materials and devices in electronics
    Fu, L
    Cao, LC
    Liu, YQ
    Zhu, DB
    ADVANCES IN COLLOID AND INTERFACE SCIENCE, 2004, 111 (03) : 133 - 157
  • [5] A New Molecular Architecture for Molecular Electronics
    Cattani-Scholz, Anna
    Liao, Kung-Ching
    Bora, Achyut
    Pathak, Anschuma
    Krautloher, M.
    Nickel, B.
    Schwartz, Jeffrey
    Tornow, Marc
    Abstreiter, Gerhard
    ANGEWANDTE CHEMIE-INTERNATIONAL EDITION, 2011, 50 (37) : A11 - A16
  • [6] Computing with Nanoscale Memory: Model and Architecture
    Paul, Somnath
    Bhunia, Swarup
    2009 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2009, : 1 - 6
  • [7] Common Principles of Molecular Electronics and Nanoscale Electrochemistry
    Bueno, Paulo R.
    ANALYTICAL CHEMISTRY, 2018, 90 (12) : 7095 - 7106
  • [8] FlexSEA: Flexible, Scalable Electronics Architecture for Wearable Robotic Applications
    Duval, Jean-Francois
    Herr, Hugh M.
    2016 6TH IEEE INTERNATIONAL CONFERENCE ON BIOMEDICAL ROBOTICS AND BIOMECHATRONICS (BIOROB), 2016, : 1236 - 1241
  • [9] Reconfigurable memory architecture for scalable IP forwarding
    Nourani, M
    Akhbarizadeh, M
    MICROPROCESSORS AND MICROSYSTEMS, 2003, 27 (5-6) : 253 - 263
  • [10] Scalable parallel memory architecture with a skew scheme
    Sakakibara, T
    Kitai, K
    Isobe, T
    Yazawa, S
    Tanaka, T
    Inagami, Y
    Tamaki, Y
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (09) : 933 - 941