Optimal linearity testing of analog-to-digital converters using a linear model

被引:13
|
作者
Cherubal, S [1 ]
Chatterjee, A
机构
[1] Ardext Technol, Tucson, AZ 85704 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
analog-to-digital converter (ADC) linearity test; linear model; statistical modeling;
D O I
10.1109/TCSI.2003.809775
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To maintain an acceptable level of quality in the production of analog-to-digital converters (ADCs), the linearity metrics of every ADC has to be measured and checked against performance specification limits. As ADCs continue to improve in resolution, their testing has becoming increasingly demanding in terms of test time. In this paper, we demonstrate a technique for reducing the test time for ADCs. The technique is shown to be significantly better than currently available techniques and can be easily integrated into current. production test methodologies. Experimental results in simulation and on actual hardware are shown to demonstrate the technique.
引用
收藏
页码:317 / 327
页数:11
相关论文
共 50 条