Reconfigurable Logic for Hardware IP Protection: Opportunities and Challenges (Invited Paper)

被引:0
|
作者
Collini, Luca [1 ]
Tan, Benjamin [2 ]
Pilato, Christian [3 ]
Karri, Ramesh [1 ]
机构
[1] New York Univ, New York, NY 10012 USA
[2] Univ Calgary Calgary, Calgary, AB, Canada
[3] Politecnico Milano, Milan, Italy
关键词
PIRACY;
D O I
10.1145/3508352.3561117
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Protecting the intellectual property (IP) of integrated circuit (IC) design is becoming a significant concern of fab-less semiconductor design houses. Malicious actors can access the chip design at any stage, reverse engineer the functionality, and create illegal copies. On the one hand, defenders are crafting more and more solutions to hide the critical portions of the circuit. On the other hand, attackers are designing more and more powerful tools to extract useful information from the design and reverse engineer the functionality, especially when they can get access to working chips. In this context, the use of custom reconfigurable fabrics has recently been investigated for hardware IP protection. This paper will discuss recent trends in hardware obfuscation with embedded FPGAs, focusing also on the open challenges that must be necessarily addressed for making this solution viable.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Scheduling Challenges and Opportunities in Integrated CPU plus GPU Processors (Invited Special Session Paper)
    Dev, Kapil
    Reda, Sherief
    [J]. 14TH ACM/IEEE SYMPOSIUM ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA (ESTIMEDIA 2016), 2016, : 78 - 83
  • [32] An Exploration of ATPG Methods for Redacted IP and Reconfigurable Hardware
    Fugate, Jackson
    Stitt, Greg
    Masna, Naren Vikram Raj
    Dasgupta, Aritra
    Bhunia, Swarup
    Dorairaj, Nij
    Kehlet, David
    [J]. 2023 IEEE 41ST VLSI TEST SYMPOSIUM, VTS, 2023,
  • [33] Exploiting Hardware Obfuscation Methods to Prevent and Detect Hardware Trojans (Invited Paper)
    Yu, Qiaoyan
    Dofe, Jaya
    Zhang, Zhiming
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 819 - 822
  • [34] Hardware for Machine Learning: Challenges and Opportunities
    Sze, Vivienne
    Then, Yu-Hsin
    Emer, Joel
    Suleiman, Amr
    Zhang, Zhengdong
    [J]. 2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [35] From secured logic to IP protection
    Colombier, Brice
    Bossuet, Lilian
    Hely, David
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 44 - 54
  • [36] Deeply Hardware-Entangled Reconfigurable Logic and Interconnect
    Erbagci, Burak
    Bhargavat, Mudit
    Dondero, Rachel
    Mai, Ken
    [J]. 2015 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2015,
  • [37] A SAT Solver Using Reconfigurable Hardware and Virtual Logic
    Miron Abramovici
    Jose T. De Sousa
    [J]. Journal of Automated Reasoning, 2000, 24 : 5 - 36
  • [38] Hardware compiler realising concurrent processes in reconfigurable logic
    Diessel, O
    Milne, G
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2001, 148 (4-5): : 152 - 162
  • [39] A SAT solver using reconfigurable hardware and virtual logic
    Abramovici, M
    De Sousa, JT
    [J]. JOURNAL OF AUTOMATED REASONING, 2000, 24 (1-2) : 5 - 36