Reconfigurable Logic for Hardware IP Protection: Opportunities and Challenges (Invited Paper)

被引:0
|
作者
Collini, Luca [1 ]
Tan, Benjamin [2 ]
Pilato, Christian [3 ]
Karri, Ramesh [1 ]
机构
[1] New York Univ, New York, NY 10012 USA
[2] Univ Calgary Calgary, Calgary, AB, Canada
[3] Politecnico Milano, Milan, Italy
关键词
PIRACY;
D O I
10.1145/3508352.3561117
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Protecting the intellectual property (IP) of integrated circuit (IC) design is becoming a significant concern of fab-less semiconductor design houses. Malicious actors can access the chip design at any stage, reverse engineer the functionality, and create illegal copies. On the one hand, defenders are crafting more and more solutions to hide the critical portions of the circuit. On the other hand, attackers are designing more and more powerful tools to extract useful information from the design and reverse engineer the functionality, especially when they can get access to working chips. In this context, the use of custom reconfigurable fabrics has recently been investigated for hardware IP protection. This paper will discuss recent trends in hardware obfuscation with embedded FPGAs, focusing also on the open challenges that must be necessarily addressed for making this solution viable.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] IP PROTECTION IN PARTIALLY RECONFIGURABLE FPGAS
    Kepa, Krzysztof
    Morgan, Fearghal
    Kosciuszkiewicz, Krzysztof
    [J]. FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 403 - 409
  • [22] Protection Against Hardware Trojans With Logic Testing: Proposed Solutions and Challenges Ahead
    Dupuis, Sophie
    Flottes, Marie-Lise
    Di Natale, Giorgio
    Rouzeyre, Bruno
    [J]. IEEE DESIGN & TEST, 2018, 35 (02) : 73 - 90
  • [23] Reconfigurable logic: Hardware speed with software flexibility
    Conner, D
    [J]. EDN, 1996, 41 (07) : 53 - &
  • [24] On intellectual property protection -: Invited paper
    Charbon, E
    Torunoglu, IH
    [J]. PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 517 - 523
  • [25] Review Paper on Hardware of Reconfigurable Intelligent Surfaces
    Rana, Biswarup
    Cho, Sung-Sil
    Hong, Ic-Pyo
    [J]. IEEE ACCESS, 2023, 11 : 29614 - 29634
  • [26] An open TCP/IP core for reconfigurable logic
    Dollas, A
    Ermis, I
    Koidis, I
    Zisis, I
    Kachris, C
    [J]. FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 297 - 298
  • [27] (Mathematical) Logic for Systems Biology (Invited Paper)
    Despeyroux, Joelle
    [J]. COMPUTATIONAL METHODS IN SYSTEMS BIOLOGY (CMSB 2016), 2016, 9859 : 3 - 12
  • [28] Special invited paper on opportunities in heat transfer
    Howell, JR
    [J]. JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 1999, 121 (04): : 769 - 773
  • [29] Reconfigurable Scalable State Machine Replication (Invited Paper)
    Boger, Davi da Silva
    Fraga, Joni da Silva
    Alchieri, Eduardo
    [J]. 2016 SEVENTH LATIN-AMERICAN SYMPOSIUM ON DEPENDABLE COMPUTING (LADC), 2016, : 1 - 8
  • [30] cREAtIve: Reconfigurable Embedded Artificial Intelligence Invited Paper
    Bahrebar, Poona
    Denis, Leon
    Bonnaerens, Maxim
    Coddens, Kristof
    Dambre, Joni
    Favoreel, Wouter
    Khvastunov, Illia
    Munteanu, Adrian
    Hung Nguyen-Duc
    Schulte, Stefan
    Stroobandt, Dirk
    Valvekens, Ramses
    Van den Broeck, Nick
    Verbruggen, Geert
    [J]. PROCEEDINGS OF THE 18TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2021 (CF 2021), 2021, : 194 - 199