Low Loss and Low EMI Noise CSTBT With Split Gate and Recessed Emitter Trench

被引:7
|
作者
Zhang, Jinping [1 ,2 ]
Xiao, Xiang [1 ]
Zhu, Rongrong [1 ]
Zhao, Qian [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Inst Elect & Informat Engn UESTC Guangdong, Dongguan 523808, Peoples R China
基金
中国博士后科学基金;
关键词
CSTBT; split gate (SG); recessed emitter trench (RET); electromagnetic interference (EMI); turn-on loss (E-on); turn-off loss (E-off); on-state voltage drop (V-ceon); free-wheeling diode (FWD);
D O I
10.1109/JEDS.2021.3097388
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel carrier stored trench bipolar transistor (CSTBT) with split gate (SG) and recessed emitter trench (SGRET CSTBT) is proposed. The proposed device features a SG structure with thicker oxide layer under the trench gate and recessed trench emitter, respectively. Compared with the conventional CSTBT with recessed emitter trench (RET CSTBT), the proposed device not only significantly reduces the gate-collector capacitance (C-GC) but also alleviates the negative impact of the heavily doped n-type carrier stored layer on the breakdown voltage (BV). Simulation results show that with the similar BV of about 650V, the on-state voltage drop (V-ceon) at J(ce) =200A/cm(2) for the proposed SGRET CSTBT is only 1.11V, which is 0.19V lower than that of the conventional RET CSTBT. Moreover, compared with the conventional RET CSTBT, theC(GC)at the V-ce of 25V, total gate charge (Q(G)) and miller plateau charge (Q(GC)) for the proposed device are reduced by 84.3%, 38.6% and 51.6%, respectively. As a result, the trade-off relationship between theV(ceon) and turn-off loss (E-off) as well as trade-off relationship between the turn-on loss (E-on) and dV(ak)/dt of the free-wheeling diode (FWD) are significantly improved for the proposed device. At the sameV(ceon)of 1.16V, theE(off)is reduced from 9.2mJ/cm(2) of the conventional one to 3.3mJ/cm(2) of the proposed device. At the sameE(on)of 8.3mJ/cm(2), the dV(ak)/dt of FWD for the proposed device is reduced by 24.5% compared with that of the conventional RET CSTBT, which significantly suppresses the EMI noise.
引用
收藏
页码:704 / 712
页数:9
相关论文
共 50 条
  • [1] Low Loss and Low EMI Noise CSTBT with Split Gate and Recessed Emitter Trench
    Zhang, Jinping
    Xiao, Xiang
    Zhu, Rongrong
    Zhao, Qian
    Zhang, Bo
    IEEE Journal of the Electron Devices Society, 2021, 9 : 704 - 712
  • [2] CSTBT™ based Split-Gate RC-IGBT with Low Loss and EMI Noise
    Nishi, Koichi
    Narazaki, Atsushi
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 138 - 141
  • [3] Device Design Direction of CSTBT for Low Loss and EMI Noise
    Nishi, Koichi
    Konishi, Kazuya
    Tadakuma, Toshiya
    Furukawa, Akihiko
    Saito, Wataru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6144 - 6150
  • [4] Low Loss and Low EMI Noise Trench IGBT with Shallow Emitter Trench Controlled p-Type Dummy Region
    Zhang, Jinping
    Li, Xiaofeng
    Zhu, Rongrong
    Wang, Kang
    Zhang, Bo
    CHINESE JOURNAL OF ELECTRONICS, 2024, 33 (02) : 326 - 335
  • [5] Low Loss and Low EMI Noise Trench IGBT with Shallow Emitter Trench Controlled P-Type Dummy Region
    Jinping ZHANG
    Xiaofeng LI
    Rongrong ZHU
    Kang WANG
    Bo ZHANG
    Chinese Journal of Electronics, 2024, 33 (02) : 326 - 335
  • [6] A novel 3300 V trench IGBT with P-N-doped polysilicon split gate for low EMI noise
    Wang, Tongyang
    Li, Zehong
    Zhao, Yishang
    Li, Luping
    Yang, Yang
    Xia, Ziming
    Ren, Min
    Li, Wei
    Zhang, Jinping
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (04)
  • [7] A split-gate trench IGBT with low Miller capacitance and dV/dt noise
    He, Yitao
    Luo, Haihui
    Qin, Rongzhen
    Luo, Xiang
    Yao, Yao
    Wen, Gao
    Xiao, Qiang
    Tan, Canjian
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (01) : 568 - 574
  • [8] A split-gate trench IGBT with low Miller capacitance and dV/dt noise
    Yitao He
    Haihui Luo
    Rongzhen Qin
    Xiang Luo
    Yao Yao
    Gao Wen
    Qiang Xiao
    Canjian Tan
    Journal of Computational Electronics, 2021, 20 : 568 - 574
  • [9] Mechanisms and characteristics of a low-loss split gate trench MOSFET with shield layer
    Wang, Zhengkang
    Qiao, Ming
    Li, Zhaoji
    Zhang, Bo
    MICROELECTRONICS JOURNAL, 2021, 118
  • [10] Demonstration of Split Double Gate CSTBT™ for Switching Loss Reduction
    Konishi, Kazuya
    Onda, Kohei
    Sako, Kohei
    Soneda, Shinya
    2024 36TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND IC S, ISPSD 2024, 2024, : 64 - 67