A Fault-Tolerant and Congestion-Aware Routing Algorithm for Networks-on-Chip

被引:0
|
作者
Valinataj, Mojtaba [1 ,2 ]
Mohammadi, Siamak [1 ]
Plosila, Juha [2 ]
Liljeberg, Pasi [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
[2] Univ Turku, Dept Informat Technol, Turku, Finland
关键词
Network-on-Chip; fault-tolerance; routing algorithm; traffic; reconfiguration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fault-tolerant routing algorithm for mesh-based Networks-on-Chip (NoC) with faulty links. It is a distributed, adaptive and congestion-aware routing algorithm where only two virtual channels are used for both adaptiveness and fault-tolerance. The proposed routing method has a multi-level fault-tolerance capability and therefore it is capable to tolerate more faulty links in more complicated faulty situations with additional hardware costs. The network performance, fault-tolerance capability and hardware overhead are evaluated through appropriate simulations. The experimental results show that the overall reliability of a Network-on-Chip is significantly enhanced against multiple link failures or partially faulty routers with only a small hardware overhead.
引用
收藏
页码:139 / 144
页数:6
相关论文
共 50 条
  • [41] Reconfigurable fault tolerant routing for networks-on-chip with logical hierarchy
    Schley, Gert
    Ahmed, Ibrahim
    Afzal, Muhammad
    Radetzki, Martin
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2016, 51 : 195 - 206
  • [42] Fault Tolerant Distributed Routing Algorithms for Mesh Networks-on-Chip
    Lehtonen, Teijo
    Liljeberg, Pasi
    Plosila, Juha
    [J]. ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 149 - +
  • [43] Modeling and Analysis of Fault-tolerant Distributed Memories for Networks-on-Chip
    BanaiyanMofrad, Abbas
    Dutt, Nikil
    Girao, Gustavo
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1605 - 1608
  • [44] A Runtime Fault-Tolerant Routing Scheme for Partially Connected 3D Networks-on-Chip
    Coelho, Alexandre
    Charif, Amir
    Zergainoh, Nacer-Eddine
    Velazco, Raoul
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [45] Fault-Tolerant Networks-on-Chip Routing With Coarse and Fine-Grained Look-Ahead
    Liu, Junxiu
    Harkin, Jim
    Li, Yuhua
    Maguire, Liam P.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (02) : 260 - 273
  • [46] Multi-Layer Diagnosis for Fault-Tolerant Networks-on-Chip
    Schley, Gert
    Dalirsani, Atefe
    Eggenberger, Marcus
    Hatami, Nadereh
    Wunderlich, Hans-Joachim
    Radetzki, Martin
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (05) : 848 - 861
  • [47] Stochastic Communication: A New Paradigm for Fault-Tolerant Networks-on-Chip
    Bogdan, Paul
    Dumitras, Tudor
    Marculescu, Radu
    [J]. VLSI DESIGN, 2007,
  • [48] Fault-aware and Reconfigurable Routing Algorithms for Networks-on-Chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    [J]. IETE JOURNAL OF RESEARCH, 2011, 57 (03) : 215 - 223
  • [49] ACDC: An Accuracy- and Congestion-aware Dynamic Traffic Control Method for Networks-on-Chip
    Xiao, Siyuan
    Wang, Xiaohang
    Palesi, Maurizio
    Singh, Amit Kumar
    Mak, Terrence
    [J]. 2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 630 - 633
  • [50] FlexOE: A Congestion-Aware Routing Algorithm for NoCs
    de Lima, Otavio Alcantara Junior
    Fresse, Virginie
    Rousseau, Frederic
    [J]. RAPID SYSTEM PROTOTYPING: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE (RSP 2013), 2013, : 51 - 57