Efficient VLSI architectures for fast computation of the discrete fourier transform and its inverse

被引:36
|
作者
Chang, CH [1 ]
Wang, CL
Chang, YT
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] Natl Tsing Hua Univ, Inst Commun Engn, Hsinchu, Taiwan
关键词
asymmetric digital subscriber lines; discrete Fourier transform; inverse discrete Fourier transform; orthogonal frequency division multiplexing; VLSI;
D O I
10.1109/78.875476
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose two new VLSI architectures for computing the N-point discrete Fourier transform (DFT) and its inverse (IDFT) based on a radix-2 fast algorithm, where N is a power of two. The first part of this work presents a linear systolic array that requires log(2) N complex multipliers and is able to provide a throughput of one transform sample per clock cycle, Compared with other related systolic designs based on direct computation or a radix-2 fast algorithm, the proposed one has the same throughput performance but involves less hardware complexity, This design is suitable for high-speed real-time applications, but it would not be easily realized in a single chip when N gets large. To balance the chip area and the processing speed, we further present a new reduced-complexity design for the DFT/IDFT computation. The alternative design is a memory-based architecture that consists of one complex multiplier, two complex adders, and some special memory units, The new design has the capability of computing one transform sample every log(2) N + 1 clock cycles on average. In comparison with the first design, the second design reaches a lower throughput with less hardware complexity. As N = 512, the chip area required for the memory-based design is about 5742 x 5222 mum(2), and the corresponding throughput can attain a rate as high as 4M transform samples per second under 0.6 mum CMOS technology, Such area-time performance makes this design very competitive for use in long-length DFT applications, such as asymmetric digital subscriber lines (ADSL) and orthogonal frequency-division multiplexing (OFDM) systems.
引用
收藏
页码:3206 / 3216
页数:11
相关论文
共 50 条
  • [31] VLSI ARCHITECTURES FOR MULTIDIMENSIONAL FOURIER-TRANSFORM PROCESSING
    GERTNER, I
    SHAMASH, M
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (11) : 1265 - 1274
  • [32] An Efficient VLSI Architecture for the Computation of 1-D Discrete Wavelet Transform
    A.B. Premkumar
    A.S. Madhukumar
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 231 - 241
  • [33] An efficient VLSI architecture for the computation of 1-D discrete wavelet transform
    Premkumar, AB
    Madhukumar, AS
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (03): : 231 - 241
  • [34] An efficient VLSI architecture for the computation of 1-D Discrete Wavelet Transform
    Premkumar, AB
    Madhukumar, AS
    ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 1180 - 1184
  • [35] Rapid computation of the discrete Fourier transform
    Anderson, C
    Dahleh, MD
    SIAM JOURNAL ON SCIENTIFIC COMPUTING, 1996, 17 (04): : 913 - 919
  • [36] Vector computation of the discrete Fourier transform
    Sundararajan, D
    Ahmad, MO
    Swamy, MNS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (04): : 449 - 461
  • [37] A VLSI IMPLEMENTATION OF THE INVERSE DISCRETE COSINE TRANSFORM
    BHATTACHARYA, AK
    HAIDER, SS
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 303 - 314
  • [38] Efficient Syndrome Calculation via the Inverse Cyclotomic Discrete Fourier Transform
    Fedorenko, Sergei Valentinovich
    IEEE SIGNAL PROCESSING LETTERS, 2019, 26 (09) : 1320 - 1324
  • [39] Recursive architectures for realizing modified discrete cosine transform and its inverse
    Chen, CH
    Liu, BD
    Yang, JF
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (01) : 38 - 45
  • [40] Efficient VLSI architectures of lifting based 3D discrete wavelet transform
    Basiri, M. Mohamed Asan
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (06): : 247 - 255