Development of High Performance Hardware by High-Level Synthesis of Median-Based Dynamic Background Subtraction Method with Multiple Line Buffers

被引:0
|
作者
Shinyamada, Kohei [1 ]
Yamawaki, Akira [1 ]
机构
[1] Kyushu Inst Technol, Dept Engn, Kitakyushu, Fukuoka, Japan
关键词
FPGA; Image Processing; HLS;
D O I
10.1109/TENCON54134.2021.9707206
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Hardware processing is suitable for embedded image processing systems because of its lower power consumption and higher performance compared to software processing. To facilitate development, a tool called high-level synthesis, which automatically converts high-level languages into hardware description languages, is used. However, high-level synthesis of pure software does not necessarily generate efficient hardware. In this study, we attempted to generate high-performance image processing hardware using a median-based dynamic background subtraction method. As a result, we found that high-performance hardware can be generated when multiple line buffers are introduced. Compared to the non-introduced one, the performance was improved by about 13 times.
引用
收藏
页码:123 / 127
页数:5
相关论文
共 50 条
  • [1] Development of a real camera system with high-level synthesised hardware of median-based dynamic background subtraction
    Shinyamada, Kohei
    Yamawaki, Akira
    ARTIFICIAL LIFE AND ROBOTICS, 2022, 27 (03) : 541 - 546
  • [2] Development of a real camera system with high-level synthesised hardware of median-based dynamic background subtraction
    Kohei Shinyamada
    Akira Yamawaki
    Artificial Life and Robotics, 2022, 27 : 541 - 546
  • [3] Hardware Development of Color Image Contrast Enhancement by High-level Synthesis
    Yamawaki, Akira
    Mizumachi, Mitsunori
    Serikawa, Seiichi
    2021 IEEE REGION 10 SYMPOSIUM (TENSYMP), 2021,
  • [4] An investigation of software describing methods to design dual background scrolling hardware in high-level synthesis
    Kilryong Lee
    Akira Yamawaki
    Artificial Life and Robotics, 2023, 28 : 547 - 552
  • [5] An investigation of software describing methods to design dual background scrolling hardware in high-level synthesis
    Lee, Kilryong
    Yamawaki, Akira
    ARTIFICIAL LIFE AND ROBOTICS, 2023, 28 (03) : 547 - 552
  • [6] Detecting Kernels Suitable for C-based High-Level Hardware Synthesis
    Oppermann, Julian
    Koch, Andreas
    2016 INT IEEE CONFERENCES ON UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING AND COMMUNICATIONS, CLOUD AND BIG DATA COMPUTING, INTERNET OF PEOPLE, AND SMART WORLD CONGRESS (UIC/ATC/SCALCOM/CBDCOM/IOP/SMARTWORLD), 2016, : 1157 - 1164
  • [7] Hardware Implementation of a Chaos Based Image Encryption Using High-Level Synthesis
    Sharifian, Saeed M. M.
    Rashtchi, Vahid
    Azarpeyvand, Ali
    2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 165 - 169
  • [8] A Survey of High-Level Synthesis-Based Hardware (IP) Watermarking Approaches
    Sengupta, Anirban
    Anshul, Aditya
    IEEE DESIGN & TEST, 2024, 41 (06) : 70 - 83
  • [9] Hardware Reusability Optimization for High-Level Synthesis of Component-Based Processors
    Liu, Xiahua
    Cao, Defu
    Chen, Qinshu
    2022 11TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS (ICCCAS 2022), 2022, : 64 - 70
  • [10] Maze search relaxation method hardware high-level synthesis language on FPGA by NSL
    Inoue, Shunsuke
    Shimizu, Naohiko
    2021 36TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC), 2021,