Design of digital circuits/systems with built-in testability

被引:0
|
作者
Abbasi, SA [1 ]
Govil, A [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Riyadh, Saudi Arabia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An algorithm has been proposed for incorporating built-in testability in the design of two level AND OR networks. The prime objective of testable design is achieved by adding some control inputs and gates (controllability) or to add some outputs (observability) in a given realization. so that the final circuit can be easily tested by using only a single spectral coefficient, namely, r(0). This procedure eliminates the need of test vector generation and expensive fault simulation. There is no storage problem which is associated with classical test procedure because it requires the knowledge of only one characteristic of the fault-free circuit, namely, r(0) spectral coefficient.
引用
收藏
页码:228 / 231
页数:4
相关论文
共 50 条
  • [1] DESIGN FOR TESTABILITY AND BUILT-IN SELF-TEST FOR VLSI CIRCUITS
    FUJIWARA, H
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 1986, 10 (03) : 139 - 147
  • [2] Design for testability and built-in self-test of mixed-signal circuits: A tutorial
    Chatterjee, A
    [J]. TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 388 - 392
  • [3] DESIGN FOR TESTABILITY AND BUILT-IN SELF TEST - A REVIEW
    NAGLE, HT
    ROY, SC
    HAWKINS, CF
    MCNAMER, MG
    FRITZEMEIER, RR
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1989, 36 (02) : 129 - 140
  • [4] Design for testability and built-in self-test of integrated circuits and systems: How these can add value to your products
    Ivanov, A
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 712 - 717
  • [5] Design of Reversible Arithmetic Logic Unit with Built-In Testability
    Harrison, Katherine
    Borutecene, Ahmet
    Lowgren, Jonas
    Enlund, Desiree
    Ringdahl, Rasmus
    Angelakis, Vangelis
    [J]. IEEE TECHNOLOGY AND SOCIETY MAGAZINE, 2021, 40 (03) : 60 - 65
  • [6] Design of Reversible Arithmetic Logic Unit with Built-In Testability
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    [J]. IEEE DESIGN & TEST, 2019, 36 (05) : 54 - 61
  • [7] ADJUSTABLE CIRCUITS IN BUILT-IN TESTING SYSTEMS
    NURUTDINOV, SR
    STOLOV, EL
    [J]. AUTOMATION AND REMOTE CONTROL, 1995, 56 (03) : 452 - 456
  • [8] A BUILT-IN SELF TEST TECHNIQUE FOR DIGITAL CIRCUITS
    FASANG, PP
    [J]. SIEMENS FORSCHUNGS-UND ENTWICKLUNGSBERICHTE-SIEMENS RESEARCH AND DEVELOPMENT REPORTS, 1982, 11 (02): : 65 - 68
  • [9] Design for Testability method for CML digital circuits
    Antaki, B
    Savaria, Y
    Adham, SMI
    Xiong, NH
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 360 - 367
  • [10] Built-in time measurement circuits - a comparative design study
    Abas, M. A.
    Russell, G.
    Kinniment, D. J.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (02): : 87 - 97