Digit-serial systolic multiplier for finite fields GF(2m)

被引:52
|
作者
Guo, JH [1 ]
Wang, CL [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300, Taiwan
来源
关键词
digit-serial architecture; finite field multiplication; standard basis; systolic array; VLSI;
D O I
10.1049/ip-cdt:19981906
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new digit-serial systolic array is proposed for computing multiplications in finite fields GF(2(m)) With the standard basis representation. If input data come in continuously the proposed array can produce multiplication results at a rate of one every [m/L] clock cycles, where L is the selected digit size. Each cell of the array can be further pipelined so that the maximum propagation delay can be kept small to maintain a high clock rate when the digit size L gets large. The proposed architecture possesses the features of regularity, modularity, and unidirectional data flow. It is thus well suited to VLSI implementation with fault-tolerant design. As compared with existing bit-serial and bit-parallel multipliers for GF(2(m)), the proposed digit-serial architecture gains an advantage in terms of improving the trade-off between throughput performance and hardware complexity.
引用
收藏
页码:143 / 148
页数:6
相关论文
共 50 条
  • [41] Concurrent Error Detection in Digit-Serial Normal Basis Multiplication over GF(2m)
    Lee, Chiou-Yng
    [J]. 2008 22ND INTERNATIONAL WORKSHOPS ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, VOLS 1-3, 2008, : 1499 - 1504
  • [42] Low-complexity dual basis digit serial GF(2m) multiplier
    Department of Electrical Engineering, National Taiwan University of Science and Technology, 106 Taipei, Taiwan
    不详
    不详
    [J]. ICIC Express Lett., 2009, 4 (1113-1118):
  • [43] Low space-complexity digit-serial dual basis systolic multiplier over Galois field GF(2m) using Hankel matrix and Karatsuba algorithm
    Hua, Ying Yan
    Lin, Jim-Min
    Chiou, Che Wun
    Lee, Chiou-Yng
    Liu, Yong Huan
    [J]. IET INFORMATION SECURITY, 2013, 7 (02) : 75 - 86
  • [44] Design space exploration of division over GF(2m) on FPGA:: A digit-serial approach
    Chelton, William
    Benaissa, Mohammed
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 172 - 175
  • [45] Low-Latency Digit-Serial Systolic Double Basis Multiplier over GF(2m) Using Subquadratic Toeplitz Matrix-Vector Product Approach
    Pan, Jeng-Shyang
    Azarderakhsh, Reza
    Kermani, Mehran Mozaffari
    Lee, Chiou-Yng
    Lee, Wen-Yo
    Chiou, Che Wun
    Lin, Jim-Min
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (05) : 1169 - 1181
  • [46] A Versatile Low Power Design of Bit-Serial Multiplier in Finite Fields GF (2m)
    Remy, M.
    Prabhu, E.
    Mangalam, H.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [47] A scalable and unified multiplier architecture for finite fields GF(p) and GF(2m)
    Savas, E
    Tenca, AF
    Koç, ÇK
    [J]. CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS-CHES 2000, PROCEEDINGS, 2001, 1965 : 277 - 292
  • [48] Improved throughput bit-serial multiplier for GF(2m) fields
    Selimis, George N.
    Fournaris, Apostolos P.
    Michail, Harris E.
    Koufoplavlou, Odysseas
    [J]. INTEGRATION-THE VLSI JOURNAL, 2009, 42 (02) : 217 - 226
  • [49] Area efficient systolic Multiplier for GF(2m)
    Kim, HS
    Kim, YK
    Yoo, KY
    [J]. PDPTA'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, 2001, : 687 - 691
  • [50] Comments on "Low-Latency Digit-Serial Systolic Double Basis Multiplier over GF(2m) Using Subquadratic Toeplitz Matrix-Vector Product Approach"
    Reyhani-Masoleh, Arash
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (04) : 1215 - 1216