Performance analysis of Vedic mathematics algorithms on re-configurable hardware platform

被引:6
|
作者
Biji, Rhea [1 ]
Savani, Vijay [1 ]
机构
[1] Nirma Univ, Inst Technol, Dept Elect & Commun Engn, Ahmadabad, Gujarat, India
基金
俄罗斯基础研究基金会; 新加坡国家研究基金会;
关键词
Digital signal processing; Vedic mathematics algorithms; Urdhva Tiryagbhyam; Nikhilam Sutra; Verilog;
D O I
10.1007/s12046-021-01605-4
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
For the overall performance of systems like microprocessors and digital signal processors (DSPs) platforms, arithmetic units, all must be efficient in terms of speed, power, and area. Multipliers and dividers are inevitable hardware employed in such systems. This paper focuses on Vedic mathematics algorithms for multiplication and division for power-efficient, faster, and area-efficient design. For four- and eight-bit Vedic multiplication algorithms, Urdhva Tiryagbhyam and Nikhilam Sutras are employed in this paper. For eight-bit Vedic division algorithms, Nikhilam and Dhwajank Sutras are used. The Vedic mathematics algorithms are also compared to conventional methods of multiplication (like Array multiplier) and division (using Booth multiplication algorithm). As an application of DSP, the linear convolution operation is implemented using both conventional and Vedic algorithms. It has been observed that the Vedic algorithms operate faster, consume less power, and occupy less area on a targeted hardware platform. The implementations were carried out using the Verilog HDL language and Xilinx's Vivado EDA tool. To measure various performance parameters, Cadence simvision (using 180-nm GPDK CMOS Technology) and Xilinx's ISE tool were also used.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] AN ANALYSIS OF CMOS RE-CONFIGURABLE MULTI-STANDARD RADIO RECEIVERS BUILDING BLOCKS CORE
    Spiridon, Silvian
    Spiridon, Florentina
    Claudius, Dan
    Bodea, Mircea
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2011, 56 (01): : 99 - 108
  • [42] Analysis of Lightweight Cryptographic Algorithms on IoT Hardware Platform
    El-hajj, Mohammed
    Mousawi, Hussien
    Fadlallah, Ahmad
    FUTURE INTERNET, 2023, 15 (02):
  • [43] Memory Conflict Analysis and Implementation of a Re-configurable Interleaver Architecture Supporting Unified Parallel Turbo Decoding
    Rizwan Asghar
    Di Wu
    Johan Eilert
    Dake Liu
    Journal of Signal Processing Systems, 2010, 60 : 15 - 29
  • [44] Memory Conflict Analysis and Implementation of a Re-configurable Interleaver Architecture Supporting Unified Parallel Turbo Decoding
    Asghar, Rizwan
    Wu, Di
    Eilert, Johan
    Liu, Dake
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 60 (01): : 15 - 29
  • [45] Re-configurable, expandable, and cost-effective heterogeneous FPGA cluster approach for resource-constrained data analysis
    Rupanetti, Dulana
    Salamy, Hassan
    Min, Cheol-Hong
    Nepal, Kundan
    INTERNATIONAL JOURNAL OF PARALLEL EMERGENT AND DISTRIBUTED SYSTEMS, 2022, 37 (06) : 696 - 713
  • [46] Architecture design and VLSI hardware implementation of image encryption/decryptlon system using re-configurable 2-D von Neumann cellular automata
    Chen, Rong-Jian
    Lai, Yi-Te
    Lai, Jui-Lin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 153 - +
  • [47] Performance of a low-cost field re-configurable real-time GPS/INS integrated system in urban navigation
    Li, Yong
    Mumford, Peter
    Rizos, Chris
    2008 IEEE/ION POSITION, LOCATION AND NAVIGATION SYMPOSIUM, VOLS 1-3, 2008, : 247 - 254
  • [48] Re-configurable, multi-channel, high-speed FBG strain sensing system for vibration analysis in oil risers
    Lloyd, GD
    Everall, LA
    Sugden, K
    Bennion, I
    17th International Conference on Optical Fibre Sensors, Pts 1 and 2, 2005, 5855 : 218 - 221
  • [49] Hardware-in-the-Loop Validation of a Protection Performance Analysis Platform
    Reis, R.
    Nascimento, J.
    Costa, C.
    Barros, D.
    Lopes, E., V
    Neves, W.
    Brito, N.
    Moraes, S.
    PROCEEDINGS OF THE 2018 IEEE PES TRANSMISSION & DISTRIBUTION CONFERENCE AND EXHIBITION - LATIN AMERICA (T&D-LA), 2018,
  • [50] Performance evaluation of re-configurable intelligent surface-assisted underwater and free-space wireless optical communication in the skip-zones
    Naik, Ramavath Prasad
    Chung, Wan -Young
    ICT EXPRESS, 2024, 10 (02): : 320 - 329