Performance analysis of Vedic mathematics algorithms on re-configurable hardware platform

被引:6
|
作者
Biji, Rhea [1 ]
Savani, Vijay [1 ]
机构
[1] Nirma Univ, Inst Technol, Dept Elect & Commun Engn, Ahmadabad, Gujarat, India
基金
俄罗斯基础研究基金会; 新加坡国家研究基金会;
关键词
Digital signal processing; Vedic mathematics algorithms; Urdhva Tiryagbhyam; Nikhilam Sutra; Verilog;
D O I
10.1007/s12046-021-01605-4
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
For the overall performance of systems like microprocessors and digital signal processors (DSPs) platforms, arithmetic units, all must be efficient in terms of speed, power, and area. Multipliers and dividers are inevitable hardware employed in such systems. This paper focuses on Vedic mathematics algorithms for multiplication and division for power-efficient, faster, and area-efficient design. For four- and eight-bit Vedic multiplication algorithms, Urdhva Tiryagbhyam and Nikhilam Sutras are employed in this paper. For eight-bit Vedic division algorithms, Nikhilam and Dhwajank Sutras are used. The Vedic mathematics algorithms are also compared to conventional methods of multiplication (like Array multiplier) and division (using Booth multiplication algorithm). As an application of DSP, the linear convolution operation is implemented using both conventional and Vedic algorithms. It has been observed that the Vedic algorithms operate faster, consume less power, and occupy less area on a targeted hardware platform. The implementations were carried out using the Verilog HDL language and Xilinx's Vivado EDA tool. To measure various performance parameters, Cadence simvision (using 180-nm GPDK CMOS Technology) and Xilinx's ISE tool were also used.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] A Computationally Efficient, Hardware Re-configurable Architecture for QRS Detection and ECG authentication
    Yan, Weihong
    Ji, Yuxin
    Ma, Ce
    Hu, Lining
    Zhao, Yang
    Li, Yongfu
    Wang, Guoxing
    Lian, Yong
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [22] A Flexible and Re-configurable Service Platform for Multi-user Mobile Games
    Cheng, Yu-Sheng
    Liao, Chun-Feng
    Yang, Don-Lin
    Smart Innovation, Systems and Technologies, 2013, 21 : 701 - 710
  • [23] Exploiting metastability and thermal noise to build a re-configurable hardware random number generator
    Lim, DY
    Ranasinghe, DC
    Devadas, S
    Jamali, B
    Abbott, D
    Cole, PH
    Noise in Devices and Circuits III, 2005, 5844 : 294 - 309
  • [24] Re-configurable DSP Processor - A New Computing Platform for Software Radio Applications
    Saha, Amrita
    Sinha, Amitabha
    2013 FOURTH WORLD CONGRESS ON SOFTWARE ENGINEERING (WCSE), 2013, : 225 - 228
  • [25] Efficient high radix modular multiplication for high-speed computing in re-configurable hardware
    Wang, Y
    Leiwo, J
    Srikanthan, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1226 - 1229
  • [26] Investigation of Saturated RON on GaN Power HEMTs by a Re-Configurable Continuous Switching Platform
    Huang, Yifei
    Jiang, Qimeng
    Huang, Sen
    Ji, Zhongchen
    Wang, Xinhua
    Liu, Xinyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 4879 - 4884
  • [27] Neural Network-Based Tunable Microwave Filter Design for Re-Configurable Biomedical Hardware
    Ilumoka, A.
    Gaudiana, J.
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON RF AND WIRELESS TECHNOLOGIES FOR BIOMEDICAL AND HEALTHCARE APPLICATIONS (IMWS-BIO), 2014,
  • [28] Analysis and Design of Re-Configurable Combline Filters Using Dielectric Tuners
    Sharma, Abhishek
    Cogollos, Santiago
    Boria, Vicente E.
    Guglielmi, Marco
    2021 51ST EUROPEAN MICROWAVE CONFERENCE (EUMC), 2021, : 122 - 125
  • [29] Geometric planning and analysis for hybrid re-configurable molding and machining process
    Kelkar, Aditya
    Koc, Bahattin
    RAPID PROTOTYPING JOURNAL, 2008, 14 (01) : 23 - 34
  • [30] Determination of optimum geometries for a planar re-configurable machining platform using the LFOPC optimization algorithm
    du Plessis, LJ
    Snyman, JA
    MECHANISM AND MACHINE THEORY, 2006, 41 (03) : 307 - 333