Scalable delta-sigma modulator readout architecture for array-based sensor system

被引:0
|
作者
Kim, Daeik D. [1 ]
Brooke, Martin A.
机构
[1] IBM Corp, Semicond Res & Dev Ctr, Hopewell Jct, NY 12533 USA
[2] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A scalable and modular delta-sigma modulator readout architecture and an implementation for an array-based sensor system are presented. The proposed readout system has parallel finite impulse response (FIR) filters that are one-to-one mapped to a large-scale array of delta-sigma modulators. The proposed filter uses bit-serial arithmetic, and it provides simultaneous and continuous filtering and readout capability to double the effective sample rate with a single concurrent conversion and readout phase. The oversampling rate and the filter coefficients can be adjusted flexibly to the design needs, and the filter array size can be increased modularly with a minimal additional circuits. A prototype filter module with a 255-tap FIR filter shows maximum 95MSamples/sec in 0.18 mu m CMOS technology, and an array of 256 filter modules produces 377kFrames/sec. A filter module is about 145 mu m wide and 7.45 mu m high.
引用
收藏
页码:1925 / 1928
页数:4
相关论文
共 50 条
  • [41] A delta-sigma pulse width modulator with pulse dithering
    Lewison, RS
    Allstot, DJ
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 17 - 18
  • [42] Delta-Sigma Modulator with Non-Uniform Quantization
    Hagiwara, Mao
    Kitayabu, Toru
    Ishikawa, Hiroyasu
    Shirai, Hiroshi
    2011 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2011, : 351 - 354
  • [43] Design and VLSI implementation of an adaptive delta-sigma modulator
    Cauwenberghs, G
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 155 - 160
  • [44] Photonic asynchronous delta-sigma modulator system for analog-to-digital conversion
    Siahmakoun, Azad
    Constanzo-Caso, Pablo
    Reeves, Erin
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2012, 54 (05) : 1287 - 1292
  • [45] Delta-sigma ADC for ternary code system (Part I: Modulator realization)
    Korotkov, A. S.
    Morozov, D. V.
    Pilipko, M. M.
    Sinha, Amitabha
    ISSCS 2007: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2007, : 69 - +
  • [46] Comments on Efficient dithering in Digital Delta-Sigma Modulator
    Mo, Hongjia
    Kennedy, Michael Peter
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 88 - 91
  • [47] Digital noise shaping multibit delta-sigma modulator
    Wang, Q-Q.
    Ge, B-J.
    Feng, X-X.
    Wang, X-A.
    ELECTRONICS LETTERS, 2010, 46 (16) : 1110 - U28
  • [48] A single-electrode capacitive sensor using incremental delta-sigma architecture
    Jung, Youngjae
    Duan, Quanzhen
    Roh, Jeongjin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (02) : 261 - 265
  • [49] A parallel digital architecture for delta-sigma modulation
    Scholnik, DP
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 352 - 355
  • [50] Hardware Simplification to the Delta Path in a MASH 111 Delta-Sigma Modulator
    Yao, Chia-Yu
    Hsieh, Chih-Chun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (04) : 270 - 274