Accelerating design space exploration using pareto-front arithmetics

被引:0
|
作者
Haubelt, C [1 ]
Teich, J [1 ]
机构
[1] Univ Gesamthsch Paderborn, D-33098 Paderborn, Germany
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an approach for the synthesis of heterogeneous (embedded) systems, while exploiting a hierarchical problem structure. Particular to our approach is that we explore the set of so-called Pareto-optimal solutions, i.e., optimizing multiple objectives simultaneously. Since system complexity grows steadily leading to giant search spaces which demand for new strategies in design space exploration, we propose Pareto-Front Arithmetics (PFA) using results of subsystems to construct implementations of the top-level system. This way, we are able to reduce the exploration time dramatically. An example of an MPEG4 coder is used to show the benefit of this approach in real-life applications.
引用
收藏
页码:525 / 531
页数:7
相关论文
共 50 条
  • [41] Design Optimization for Superconducting Bending Magnets using Pareto Front Curve
    Murata, Yukihiro
    Abe, Mitsushi
    Ando, Ryuya
    1ST ASIAN ICMC & CSSJ 50TH ANNIVERSARY CONFERENCE, 2017, 897
  • [42] Hierarchical Design Flow for Heterogenous Systems using Pareto Front Interpolation
    Labrak, L.
    O'Connor, I.
    Frantz, F.
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 870 - 873
  • [44] HDTorch: Accelerating Hyperdimensional Computing with GP-GPUs for Design Space Exploration
    Simon, William Andrew
    Pale, Una
    Teijeiro, Tomas
    Atienza, David
    2022 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2022,
  • [45] Accelerating MPSoC Design Space Exploration Within System-Level Frameworks
    Shah, Syed Abbas Ali
    Farkas, Bastian
    Meyer, Rolf
    Berekovic, Mladen
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [46] Rapid multi-objective design of integrated on-chip inductors by means of Pareto front exploration and design extrapolation
    Koziel, Slawomir
    Kurgan, Piotr
    JOURNAL OF ELECTROMAGNETIC WAVES AND APPLICATIONS, 2019, 33 (11) : 1416 - 1426
  • [47] PAVED: Pareto Front Visualization for Engineering Design
    Cibulski, Lena
    Mitterhofer, Hubert
    May, Thorsten
    Kohlhammer, Joern
    COMPUTER GRAPHICS FORUM, 2020, 39 (03) : 405 - 416
  • [48] Multi-Objective EM-Driven Design of Integrated Spiral Inductors By Pareto Front Exploration
    Koziel, Slawomir
    Kurgan, Piotr
    2017 INTERNATIONAL APPLIED COMPUTATIONAL ELECTROMAGNETICS SOCIETY SYMPOSIUM - ITALY (ACES), 2017,
  • [49] Design-Space Exploration of Pareto-Optimal Architectures for Deep Learning with DVFS
    Santoro, Giulia
    Casu, Mario R.
    Peluso, Valentino
    Calimera, Andrea
    Alioto, Massimo
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [50] Generation of yield-aware pareto surfaces for hierarchical circuit design space exploration
    Tiwary, Saurabh K.
    Tiwary, Pragati K.
    Rutenbar, Rob A.
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 31 - +