On Minimizing Various Sources of Noise and Meeting Symmetry Constraint in Mixed-Signal SoC Floorplan Design

被引:3
|
作者
Lin, Chung-Hsin [1 ]
Chen, Hung-Ming [2 ]
机构
[1] Anpec Elect Corp, Hsinchu Sci Based Ind Pk, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/ASQED.2009.5206291
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In recent years, in order to handle various sources of noise (including substrate and power supply noises) and process variation in high-end mixed-signal circuit design, analog circuits are often required to be placed symmetrically to the common axis, and high noise digital circuits need to be placed far away from noise interference to the analog blocks. In this paper, we obtain the mixed-signal SoC f oorplan with the two-phase approach. In the first phase, we place the symmetry groups and non-symmetry blocks by sequence pair representation with improved implementation. In the second phase, we obtain a I oorplan with minimized digital blocks noise interference to analog blocks by the effective decap fills with substrate noise model. We have compared our experimental results with the recent works in symmetry constraints and mixed-signal SOC f oorplan with minimized substrate noise. The results demonstrate the effectiveness of our approach.
引用
收藏
页码:96 / +
页数:2
相关论文
共 37 条
  • [1] A Full Chip Integrated Power and Substrate Noise Analysis Framework for Mixed-Signal SoC Design
    Kosaka, Daisuke
    Bando, Yoji
    Yokomizo, Goichi
    Tsuboi, Kunihiko
    Li, Ying Shiun
    Lin, Shen
    Nagata, Makoto
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 219 - +
  • [2] Mixed-Signal Verification Methods for Multi-Power Mixed-Signal System-on-Chip (SoC) Design
    Liang, Chao
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [3] Design for mixed-signal SoC with IPv4 for embedded instruments
    Li Zheying
    Luo Li
    Li Shou
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL II, 2007, : 69 - +
  • [4] Towards analog and mixed-signal SOC design with SystemC-AMS
    Vachoux, A
    Grimm, C
    Einwich, K
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 97 - 102
  • [5] High-Speed Mixed-Signal SoC Design for Basestation Application
    Sui, Wenquan
    Li, Tongyi
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1562 - +
  • [6] Problem of consistency checking in mixed-signal SoC with IP co-design
    Yu, CC
    Lin, CH
    Li, ZY
    Luo, L
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 2, 2004, : 98 - 101
  • [7] A system verification environment for mixed-signal SOC design based on IP bus
    Zhang, YH
    He, LN
    Xu, ZH
    Yan, XL
    Wang, LY
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 278 - 281
  • [8] Universal Symmetry Constraint Extraction for Analog and Mixed-Signal Circuits with Graph Neural Networks
    Chen, Hao
    Zhu, Keren
    Liu, Mingjie
    Tang, Xiyuan
    Sun, Nan
    Pan, David Z.
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1243 - 1248
  • [9] Using the analog/mixed-signal virtual socket interface to augment SoC design
    Chang, H
    ELECTRONIC DESIGN, 1998, 46 (25) : 72 - +
  • [10] HSpeedEx: A high-speed extractor for substrate noise analysis in complex Mixed-Signal SOC
    Koukab, A
    Dehollain, C
    Declercq, M
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 767 - 770