On Minimizing Various Sources of Noise and Meeting Symmetry Constraint in Mixed-Signal SoC Floorplan Design

被引:3
|
作者
Lin, Chung-Hsin [1 ]
Chen, Hung-Ming [2 ]
机构
[1] Anpec Elect Corp, Hsinchu Sci Based Ind Pk, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/ASQED.2009.5206291
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In recent years, in order to handle various sources of noise (including substrate and power supply noises) and process variation in high-end mixed-signal circuit design, analog circuits are often required to be placed symmetrically to the common axis, and high noise digital circuits need to be placed far away from noise interference to the analog blocks. In this paper, we obtain the mixed-signal SoC f oorplan with the two-phase approach. In the first phase, we place the symmetry groups and non-symmetry blocks by sequence pair representation with improved implementation. In the second phase, we obtain a I oorplan with minimized digital blocks noise interference to analog blocks by the effective decap fills with substrate noise model. We have compared our experimental results with the recent works in symmetry constraints and mixed-signal SOC f oorplan with minimized substrate noise. The results demonstrate the effectiveness of our approach.
引用
收藏
页码:96 / +
页数:2
相关论文
共 37 条
  • [31] Influence of clocking strategies on the design of low switching-noise digital and mixed-signal VLSI circuits
    Acosta, AJ
    Jiménez, R
    Juan, J
    Bellido, MJ
    Valencia, M
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 316 - 326
  • [32] Design slop constraint for reducing noise generation and coupling mechanisms in mixed signal IC's
    Valorge, O
    Andrei, C
    Calmon, F
    Gontrand, C
    Verdier, J
    Dautriche, P
    PROCEEDINGS OF THE IEEE-ISIE 2004, VOLS 1 AND 2, 2004, : 105 - 108
  • [33] Noise reduction and design methodology in mixed-signal systems with alternating impedance electromagnetic bandgap (AI-EBG) structure
    Choi, J
    Govind, V
    Mandrekar, R
    Janagama, S
    Swaminathan, M
    2005 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-4, 2005, : 849 - 852
  • [34] Design and Latency Analyses of an Enhanced Mixed-Signal Coupling Network With Adaptive Noise Cancellation for Power Over Data Lines
    Schwarze, Felix
    Protze, Florian
    Kreissig, Martin
    Ellinger, Frank
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2021, 70 (03) : 2514 - 2528
  • [35] A CAD-oriented Modeling approach of frequency-dependent behavior of substrate noise coupling for mixed-signal IC design
    Hai, L
    Yu, ZP
    Dutton, RW
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 195 - 200
  • [36] Analysis of ground-bounce induced substrate noise coupling in a low resistive bulk epitaxial process: Design strategies to minimize noise effects on a mixed-signal chip
    Felder, M
    Ganger, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (11): : 1427 - 1436
  • [37] Design of a Mixed-Signal Compute-in-Memory Ising Solver With Sub-μs Time-to-Solution and Optimal Decaying Noise Profile
    Dee, Alana Marie
    Vuong, Duy
    Bennett, Katherine
    Moazeni, Sajjad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (12) : 5376 - 5386