How to (and how not to) write a compact model in Verilog-A

被引:0
|
作者
Coram, GJ [1 ]
机构
[1] Analog Devices Inc, Wilmington, MA 01887 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Verilog-A was recently enhanced to provide greater support for compact modeling. In order for Verilog-A to become the standard language for compact model development and implementation, two more steps are necessary: compact model developers must become familiar with the language, and simulators must run compact models written in Verilog-A almost as quickly and reliably as those hand-coded in C. This paper addresses both of these steps: it provides a quick introduction to writing compact models in Verilog-A and, by indicating the sorts of techniques that compact model writers may use, helps simulator vendors understand the sorts of optimizations that are expected from their Vefilola-A interfaces.
引用
收藏
页码:97 / 106
页数:10
相关论文
共 50 条
  • [31] An Approximated Verilog-A Model for Memristive Devices
    Lupo, Nicola
    Bonizzoni, Edoardo
    Perez, Eduardo
    Wenger, Christian
    Maloberti, Franco
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [32] Analog RF model development with Verilog-A
    Troyanovsky, B
    O'Halloran, P
    Mierzwinski, M
    [J]. 2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 287 - 290
  • [33] Verilog-A Compact Model for Oxide-based Resistive Random Access Memory(RRAM)
    Jiang, Zizhen
    Yu, Shimeng
    Wu, Yi
    Engel, Jesse H.
    Guan, Ximeng
    Wong, H. -S. Philip
    [J]. 2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2014, : 41 - 44
  • [34] Verilog-A Compact Model for a Novel Cu/SiO2/W Quantum Memristor
    Nandakumar, S. R.
    Rajendran, Bipin
    [J]. 2016 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2016, : 169 - 172
  • [35] Verilog-A implementation of a double-gate junctionless compact model for DC circuit simulations
    Alvarado, J.
    Flores, P.
    Romero, S.
    Avila-Herrera, F.
    Gonzalez, V.
    Soto-Cruz, B. S.
    Cerdeira, A.
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (07)
  • [36] Compact modeling of DG-Tunnel FET for Verilog-A Implementation
    Biswas, Arnab
    De Michielis, Luca
    Bazigos, Antonios
    Ionescu, Adrian Mihai
    [J]. ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 40 - 43
  • [37] Verilog-A Model for Phase Change Memory Simulation
    Kwong, K. C.
    Li, Lin
    He, Jin
    Chan, Mansun
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 492 - 495
  • [38] Compact modeling of photonic devices in Verilog-A for integrated circuit design
    de Foucauld, Emeric
    Rozeau, Olivier
    Myko, Andre
    Fowler, Daivid
    Virot, Leopold
    Gays, Fabien
    [J]. SOLID-STATE ELECTRONICS, 2023, 200
  • [39] Simulation of RRAM memory circuits, a Verilog-A compact modeling approach
    Gonzalez-Cordero, G.
    Roldan, J. B.
    Jimenez-Molinos, F.
    [J]. 2016 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS 2016), 2016, : 243 - 248
  • [40] EKV MOSFET model implementation in Matlab and Verilog-A
    Angelov, G.
    Panayotov, I.
    Hristov, M.
    [J]. 2008 26TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2008, : 515 - 518