A Fast and Smooth Single-Phase DSC-Based Frequency-Locked Loop Under Adverse Grid Conditions

被引:7
|
作者
Yu, Jingrong [1 ]
Shi, Wenshuai [1 ]
Song, Dongran [1 ]
Su, Mei [1 ]
机构
[1] Cent South Univ, Sch Automat, Hunan Prov Key Lab Power Elect Equipment & Grid, Changsha 410083, Peoples R China
关键词
Frequency locked loops; Frequency estimation; Phase locked loops; Delays; Heuristic algorithms; Power harmonic filters; Harmonic analysis; Frequency-locked loop (FLL); grid-connected inverters; linear frequency estimation model; variable-step-size least mean square (VSS-LMS) algorithm; SYNCHRONIZATION; FILTER;
D O I
10.1109/JESTPE.2020.2987067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article proposes a frequency-locked loop (FLL) with fast and smooth dynamic performance for single-phase grid-connected inverters under adverse grid conditions. Different from modeling with the orthogonal signals of the same amplitudes or modeling with the ideal single-phase signal, the proposed linear frequency estimation model is developed with the difference of signal amplitudes that are generated by cascaded delayed signal cancellation operators. Based on this model, an enhanced variable-step-size least mean square algorithm is proposed to construct the FLL, where a smooth factor and a damping factor are integrated. In addition, the convergence analysis and the parameter tuning are also given. Compared with some well-known methods, the proposed FLL can provide smoother dynamic performance with relatively fast response speed under grid conditions with small frequency deviation or different levels of phase/amplitude jump, which are verified by experiments.
引用
收藏
页码:2965 / 2979
页数:15
相关论文
共 50 条
  • [21] A Sub-Sampling Phase-Locked Loop with a TDC-Based Frequency-Locked Loop
    Hong, Yu-Meng
    Lin, Tsung-Hsien
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [22] A Phase-Locked Loop with Saturated Estimator for Single-Phase Grid Synchronization
    Escobar, G.
    del Puerto-Flores, D.
    Lopez-Sanchez, M. J.
    PROCEEDINGS OF THE 2016 13TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (CIEP), 2016, : 227 - 231
  • [23] An improved digital phase locked loop against adverse grid conditions
    Yu, Jiaqi
    Yang, Bo
    Zhu, Peidong
    Zhang, Lingqiao
    Peng, Yishu
    Zhou, Xing
    ENERGY REPORTS, 2022, 8 : 714 - 723
  • [24] A Generalized Design Framework of Notch Filter Based Frequency-Locked Loop for Three-Phase Grid Voltage
    He, Xiuqiang
    Geng, Hua
    Yang, Geng
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2018, 65 (09) : 7072 - 7084
  • [25] Dynamical performance of frequency-locked loop synchronization method under asymmetric grid voltage condition
    Wang, Guoning
    Sun, Pengju
    Du, Xiong
    Zhou, Luowei
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2015, 30 (22): : 163 - 171
  • [26] Fast Estimation of Phase and Frequency for Single-Phase Grid Signal
    Ahmed, Hafiz
    Amamra, Sid-Ali
    Salgado, Ivan
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2019, 66 (08) : 6408 - 6411
  • [27] A Novel Open-Loop Frequency Estimation Method for Single-Phase Grid Synchronization Under Distorted Conditions
    Xiao, Furong
    Dong, Lei
    Li, Li
    Liao, Xiaozhong
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2017, 5 (03) : 1287 - 1297
  • [28] A Novel Three-Phase Software Phase-Locked Loop Based on Frequency-Locked Loop and Initial Phase Angle Detection Phase-Locked Loop
    Wang, Liang
    Jiang, Qirong
    Hong, Lucheng
    38TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2012), 2012, : 150 - 155
  • [29] A Digital Frequency Locked Loop With Minimum Computation Overhead for Heavily Distorted Single-Phase Grid Systems
    Satyanarayana, Muddasani
    Teja, A. V. Ravi
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2022, 71