A parallel standard cell placement algorithm

被引:3
|
作者
Sun, WJ
Sechen, C
机构
[1] Avanti Corp, Cupertino, CA 95014 USA
[2] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
integrated circuit layout; Markov chain; parallel placement; parallel simulated annealing; stochastic process; Timberwolf; VLSI circuit placement;
D O I
10.1109/43.663824
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a loosely coupled parallel algorithm for the placement of standard cell integrated circuits, Our algorithm is a derivative of simulated annealing, The implementation of our algorithm is targeted toward networks of Unix workstations, This is the very first reported parallel algorithm for standard cell placement which yields as good or better placement results than its serial version, In addition, it is the first parallel placement algorithm reported which offers nearly linear speed-up for small numbers of processors, in terms of the number of processors (workstations) used, over the serial version. Despite using the rather slow local area network as the only means of interprocessor communication, the processor utilization is quite high, up to 98% for two processors and 90% for six processors. The new parallel algorithm has yielded the best overall results ever reported for the set of MCNC standard cell benchmark circuits.
引用
收藏
页码:1342 / 1357
页数:16
相关论文
共 50 条
  • [41] An Analytical Placer for VLSI Standard Cell Placement
    Chen, Jianli
    Zhu, Wenxing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1208 - 1221
  • [42] Adaptive simulated annealing for standard cell placement
    Nan, GF
    Li, MQ
    Lin, D
    Kou, JS
    ADVANCES IN NATURAL COMPUTATION, PT 3, PROCEEDINGS, 2005, 3612 : 943 - 947
  • [43] The effect of placement on yield for standard cell designs
    Prasad, RK
    Koren, I
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 3 - 11
  • [44] Mongrel: Hybrid techniques for standard cell placement
    Hur, SW
    Lillis, J
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 165 - 170
  • [45] AN EFFICIENT HEURISTIC FOR STANDARD-CELL PLACEMENT
    KAPPEN, HJ
    INTEGRATION-THE VLSI JOURNAL, 1991, 10 (03) : 251 - 269
  • [46] Considering the effect of standard cell placement in mixed-size placement
    Yan, HX
    Hong, XL
    Zhou, Q
    Li, ZY
    Yang, HHH
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 179 - 182
  • [47] Standard cell layout with regular contact placement
    Wang, J
    Wong, AK
    Lam, EY
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2004, 17 (03) : 375 - 383
  • [48] IMPLEMENTATION OF A HEURISTIC METHOD FOR STANDARD CELL PLACEMENT
    BOSE, S
    SAHA, AR
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 74 (02) : 281 - 298
  • [49] Kapees: A New Tool for Standard Cell Placement
    Pawanekar, Sameer
    Kapoor, Kalpesh
    Trivedi, Gaurav
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 66 - 73
  • [50] WOLVERINES - STANDARD CELL PLACEMENT ON A NETWORK OF WORKSTATIONS
    MOHAN, S
    MAZUMDER, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (09) : 1312 - 1326