Wafer-Scale Characterization of a Superconductor Integrated Circuit Fabrication Process, Using a Cryogenic Wafer Prober

被引:5
|
作者
West, Joshua T. [1 ]
Kurlej, Arthur [2 ]
Wynn, Alex [2 ]
Rogers, Chad [1 ]
Gouker, Mark A. [2 ]
Tolpygo, Sergey K. [2 ]
机构
[1] High Precis Devices, Boulder, CO 80301 USA
[2] MIT, Lincoln Lab, Lexington, MA 02421 USA
关键词
Testing; Probes; Cryogenics; Magnetic field measurement; Magnetic fields; Semiconductor device measurement; Superconducting integrated circuits; Cryogenic wafer prober; SQUID; superconductor electronics; superconductor integrated circuit; wafer-scale testing; ALLOYS;
D O I
10.1109/TASC.2022.3172660
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Using a fully automated cryogenic wafer prober, we measured superconductor fabrication process control monitors and simple integrated circuits on 200-mm wafers at 4.4 K, including SQIF-based magnetic field sensors, SQUID-based circuits for measuring inductors, Nb/Al-AlOx/Nb Josephson junctions, test structures for measuring critical current of superconducting wires and vias, resistors, etc., to demonstrate the feasibility of using the system for characterizing niobium superconducting devices and integrated circuits on a wafer scale. Data on the wafer-scale distributions of the residual magnetic field, junction tunnel resistance, energy gap, inductance of multiple Nb layers, and critical currents of interlayer vias are presented. A comparison with existing models is made. The wafers were fabricated in the SFQ5ee process, the fully planarized process with eight niobium layers and a layer of kinetic inductors, developed for superconductor electronics at MIT Lincoln Laboratory, Lexington, MA, USA. The cryogenic wafer prober was developed at HPD/FormFactor, Inc., Boulder, CO, USA.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Wafer-scale process for fabricating arrays of nanopore devices
    Ahmadi, Amir G.
    Peng, Zhengchun
    Hesketh, Peter J.
    Nair, Sankar
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2010, 9 (03):
  • [32] Stack growth of wafer-scale van der Waals superconductor heterostructures
    Zhenjia Zhou
    Fuchen Hou
    Xianlei Huang
    Gang Wang
    Zihao Fu
    Weilin Liu
    Guowen Yuan
    Xiaoxiang Xi
    Jie Xu
    Junhao Lin
    Libo Gao
    Nature, 2023, 621 : 499 - 505
  • [33] Wafer-scale fabrication of periodic polymer attolitre microvial arrays
    Jiang, P
    CHEMICAL COMMUNICATIONS, 2005, (13) : 1699 - 1701
  • [34] Predicting Yield of Photonic Circuits With Wafer-scale Fabrication Variability
    Bogaerts, Wim
    Xing, Yufei
    Ye, Yinghao
    Khan, Umar
    Dong, Jiaxing
    Geessels, Joris
    Fiers, Martin
    Spina, Domenico
    Dhaene, Tom
    2019 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO 2019), 2019,
  • [35] Fabrication and Characterization of a Low-Cost, Wafer-Scale Radial Microchannel Cooling Plate
    Desmulliez, M. P. Y.
    Pang, A. J.
    Leonard, M.
    Dhariwal, R. S.
    Yu, W.
    Abraham, E.
    Bognar, Gy.
    Poppe, A.
    Horvath, Gy.
    Kohari, Zs.
    Rencz, M.
    Emerson, D. R.
    Barber, R. W.
    Slattery, O.
    Waldron, F.
    Cordero, N.
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (01): : 20 - 29
  • [36] Stack growth of wafer-scale van der Waals superconductor heterostructures
    Zhou, Zhenjia
    Hou, Fuchen
    Huang, Xianlei
    Wang, Gang
    Fu, Zihao
    Liu, Weilin
    Yuan, Guowen
    Xi, Xiaoxiang
    Xu, Jie
    Lin, Junhao
    Gao, Libo
    NATURE, 2023, 621 (7979) : 499 - +
  • [37] Wafer-scale fabrication of silicon nanowire arrays with controllable dimensions
    Wang, Wei
    Li, Dan
    Tian, Miao
    Lee, Yung-Cheng
    Yang, Ronggui
    APPLIED SURFACE SCIENCE, 2012, 258 (22) : 8649 - 8655
  • [38] Towards Wafer-Scale Monocrystalline Graphene Growth and Characterization
    Nguyen, Van Luan
    Lee, Young Hee
    SMALL, 2015, 11 (29) : 3512 - 3528
  • [39] Integrated wafer-scale manufacturing of electron cryomicroscopy specimen supports
    Naydenova, Katerina
    Russo, Christopher J.
    ULTRAMICROSCOPY, 2022, 232
  • [40] DISPATCHING IN AN INTEGRATED-CIRCUIT WAFER FABRICATION LINE
    JOHRI, PK
    1989 WINTER SIMULATION CONFERENCE PROCEEDINGS, 1989, : 918 - 921