A 5-GHz Class-F3F2 Power Amplifier with 51% PAE and 21-dBm Output Power on 65nm CMOS

被引:0
|
作者
Love, Matthew [1 ]
Thian, Mury [1 ]
Grebennikov, Andrei [2 ]
机构
[1] Queens Univ Belfast, Belfast, Antrim, North Ireland
[2] Sumitomo Elect Europe Ltd, Elstree, England
基金
英国工程与自然科学研究理事会;
关键词
Cascode; Class-E3F2; CMOS; driver; finite choke; high efficiency; integrated circuits; Inverse Class-B; planar inductors; power amplifier; switched-mode; MAXIMUM OPERATING FREQUENCY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design and simulation of a Class-E3F2 power amplifier using 65nm CMOS technology are detailed in this paper. The Class-EF amplifier combines aspects of the Class-E and-F load networks such as the harmonic terminations from the Class F and the use of a shunt capacitance at the drain in the Class E. A mixed-voltage cascode topology is used for the output stage to enable the use of fast low-voltage transistors with a higher supply voltage. To satisfy the Class-EF conditions the load network is designed to provide a short and open circuit to the second and third harmonic signals, respectively. The driver stage utilizes an Inverse Class-B topology to deliver a half-wave rectified sine to the output stage. The simulated amplifier achieved a power-added efficiency of 5l% and a gain of 26 dB at an output power of 21 dBm. The second and third harmonic components were attenuated to-47.6 dBc and-79.3 dBc, respectively.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] An 86-to-94.3GHz Transmitter with 15.3dBm Output Power and 9.6% Efficiency in 65nm CMOS
    Chao, Yue
    Li, Lianming
    Luong, Howard Cam
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 346 - 347
  • [32] A 171GHz harmonic-mode PLL with-14.2dBm output power in 65nm CMOS
    Jain, Sanjeev
    Belostotski, Leonid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (03) : 643 - 649
  • [33] A 21-dBm 3.7 W/mm2 28.7% PAE 64-GHz Power Amplifier in 22-nm FD-SOI
    Cui, Mengqi
    Carta, Corrado
    Ellinger, Frank
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 386 - 389
  • [34] A 60 GHz Tunable Output Profile Power Amplifier in 65 nm CMOS
    Liu, Jenny Yi-Chun
    Gu, Qun Jane
    Tang, Adrian
    Wang, Ning-Yi
    Chang, Mau-Chung Frank
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2011, 21 (07) : 377 - 379
  • [35] A 260GHz Amplifier with 9.2dB Gain and-3.9dBm Saturated Power in 65nm CMOS
    Momeni, Omeed
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 140 - +
  • [36] A U-band VCO in 65nm CMOS with 0.44dBm output power
    Lee, Jongsuk
    Shin, Sangho
    Moon, Yong
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 86 - 87
  • [37] A 129.5-151.5GHz Fully Differential Power Amplifier in 65nm CMOS
    Su, Guodong
    Wan, Cao
    Chen, Dirong
    Gao, Xianghong
    Sun, Lingling
    2019 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2019), 2019,
  • [38] A 60 GHz 14 dBm power amplifier with a transformer-based power combiner in 65 nm CMOS
    Zhao, Dixian
    He, Ying
    Li, Lianming
    Joos, Dieter
    Philibert, Wim
    Reynaert, Patrick
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2011, 3 (02) : 99 - 105
  • [39] A 204 GHz Power Amplifier with 6.9dBm Psat and 8.8dB Gain in 65nm CMOS Technology
    Ben Atar, Kobi
    Socher, Eran
    2021 IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, ANTENNAS, COMMUNICATIONS AND ELECTRONIC SYSTEMS (COMCAS), 2021, : 173 - 177
  • [40] A Full Ka-Band Power Amplifier With 32.9% PAE and 15.3-dBm Power in 65-nm CMOS
    Jia, Haikun
    Prawoto, Clarissa C.
    Chi, Baoyong
    Wang, Zhihua
    Yue, C. Patrick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (09) : 2657 - 2668