Design Techniques for High-Speed Multi-Level Viterbi Detectors and Trellis-Coded-Modulation Decoders

被引:10
|
作者
Yueksel, Hazar [1 ,2 ,3 ,4 ]
Braendli, Matthias [1 ]
Burg, Andreas [2 ]
Cherubini, Giovanni [1 ]
Cideciyan, Roy D. [1 ]
Francese, Pier Andrea [1 ]
Furrer, Simeon [1 ]
Kossel, Marcel [1 ]
Kull, Lukas [1 ]
Luu, Danny [1 ,5 ]
Menolfi, Christian [1 ]
Morf, Thomas [1 ]
Toifl, Thomas [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne, CH-1015 Lausanne, Switzerland
[3] Columbia Univ, New York, NY 10027 USA
[4] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[5] Swiss Fed Inst Technol, CH-8092 Zurich, Switzerland
关键词
IEEE; 8023bj; 8023bs; Viterbi detector; TCM decoder; 4-PAM; 5-PAM; four-dimensional; set partitioning; per-survivor decision feedback; STATE SEQUENCE ESTIMATION; INTERSYMBOL INTERFERENCE; DECISION-FEEDBACK; CMOS; ALGORITHM; SIGNALS;
D O I
10.1109/TCSI.2018.2803735
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The implementation of a 25.6-Gb/s four-level pulse-amplitude-modulation (4-PAM) reduced-state sliding-block Viterbi detector (VD) is presented. The power consumption of the VD is 105 orilV at a supply voltage of 0.7 V, corresponding to an energy efficiency of 4.1 pJ/b. A data rate of 30.4 Gb/s is achieved with an energy efficiency of 5.3 pith at a supply voltage of 0.8 V. The VD, implemented in an experimental chip fabricated in 14-nm CMOS FINFET, exploits set-partitioning principles and embedded per-survivor decision feedback to reduce implementation complexity and power consumption. The active area of the VD with 12 slices, each operating at one-eighth of the modulation rate, is 0.507 x 0.717 mm(2). Experimental results showing system performance are obtained by using a (2(15)-1)-bit pseudo-random binary sequence. The impact of the synchronization length and survivor path memory length on the detector design and system performance are shown. A new pipelined reduced-state sequence detector algorithm is presented for high-speed implementations. A novel speculative symbol timing recovery scheme is proposed. New simulation results are obtained to compare the performance of the Reed-Solomon (RS)-encoded 4-PAM scheme with that of the concatenated RS 4-D 5-PAM trellis-coded-modulation (TCM) scheme over an ideal band-limited additive-white-Gaussian-noise channel. Drawing on the results achieved for the VD, novel design techniques for a high-speed low-complexity eight-state 4-D 5-PAM TCM decoder is proposed.
引用
收藏
页码:3529 / 3542
页数:14
相关论文
共 50 条
  • [1] A novel high-speed trellis-coded modulation codec
    Hu, X
    Dinh, A
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 422 - 426
  • [2] Analog decoding of Trellis Coded Modulation for multi-level flash memories
    Solda, S.
    Vogrig, D.
    Bevilacqua, A.
    Gerosa, A.
    Neviani, A.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 744 - 747
  • [3] Design and implementation of a soft IP generator for high-speed Viterbi decoders
    Lee, Seongjoo
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 2, PROCEEDINGS, 2008, : 568 - 572
  • [4] Multi-Level Modulation for High-Speed Wireless and Wireline Transceivers
    Fujimoto, Ryuichi
    2019 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT2019), 2019,
  • [5] High-Speed Low-Power Viterbi Decoder Design for TCM Decoders
    He, Jinjin
    Liu, Huaping
    Wang, Zhongfeng
    Huang, Xinming
    Zhang, Kai
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) : 755 - 759
  • [6] High-Speed Link With Trellis-Coded Modulation and Reed Solomon Coding
    Yueksel, Hazar
    Cherubini, Giovanni
    Cideciyan, Roy D.
    Furrer, Simeon
    Burg, Andreas
    Toifl, Thomas
    2016 IEEE CONFERENCE ON STANDARDS FOR COMMUNICATIONS AND NETWORKING (CSCN), 2016,
  • [7] Robust multi-level phase shift modulation in high-speed WDM transmission
    Rosenkranz, W
    OPTICAL TRANSMISSION, SWITCHING, AND SUBSYSTEM II, PTS 1 AND 2, 2005, 5625 : 241 - 252
  • [8] Power-efficient multi-level modulation scheme for high-speed optical communications
    Matalgah, MM
    Radaydeh, RM
    10TH IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2005, : 538 - 543
  • [9] Design Considerations on Sliding-Block Viterbi Detectors for High-Speed Data Transmission
    Yueksel, Hazar
    Cherubini, Giovanni
    Cideciyan, Roy D.
    Burg, Andreas
    Toifl, Thomas
    2016 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ICSPCS), 2016,
  • [10] High-security multi-level constellation shaping trellis-coded modulation method based on clustering mapping rules
    Zhang, Jinnan
    Liu, Bo
    Ren, Jianxin
    Mao, Yaya
    Chen, Shuaidong
    Tang, Rong
    Song, Xiumin
    Bai, Yu
    Wu, Xiangyu
    Wang, Feng
    Wu, Yongfeng
    Zhao, Lilong
    Sun, Tingting
    Ullah, Rahat
    OPTICS EXPRESS, 2022, 30 (09): : 15401 - 15415