Design Techniques for High-Speed Multi-Level Viterbi Detectors and Trellis-Coded-Modulation Decoders

被引:10
|
作者
Yueksel, Hazar [1 ,2 ,3 ,4 ]
Braendli, Matthias [1 ]
Burg, Andreas [2 ]
Cherubini, Giovanni [1 ]
Cideciyan, Roy D. [1 ]
Francese, Pier Andrea [1 ]
Furrer, Simeon [1 ]
Kossel, Marcel [1 ]
Kull, Lukas [1 ]
Luu, Danny [1 ,5 ]
Menolfi, Christian [1 ]
Morf, Thomas [1 ]
Toifl, Thomas [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
[2] Ecole Polytech Fed Lausanne, CH-1015 Lausanne, Switzerland
[3] Columbia Univ, New York, NY 10027 USA
[4] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[5] Swiss Fed Inst Technol, CH-8092 Zurich, Switzerland
关键词
IEEE; 8023bj; 8023bs; Viterbi detector; TCM decoder; 4-PAM; 5-PAM; four-dimensional; set partitioning; per-survivor decision feedback; STATE SEQUENCE ESTIMATION; INTERSYMBOL INTERFERENCE; DECISION-FEEDBACK; CMOS; ALGORITHM; SIGNALS;
D O I
10.1109/TCSI.2018.2803735
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The implementation of a 25.6-Gb/s four-level pulse-amplitude-modulation (4-PAM) reduced-state sliding-block Viterbi detector (VD) is presented. The power consumption of the VD is 105 orilV at a supply voltage of 0.7 V, corresponding to an energy efficiency of 4.1 pJ/b. A data rate of 30.4 Gb/s is achieved with an energy efficiency of 5.3 pith at a supply voltage of 0.8 V. The VD, implemented in an experimental chip fabricated in 14-nm CMOS FINFET, exploits set-partitioning principles and embedded per-survivor decision feedback to reduce implementation complexity and power consumption. The active area of the VD with 12 slices, each operating at one-eighth of the modulation rate, is 0.507 x 0.717 mm(2). Experimental results showing system performance are obtained by using a (2(15)-1)-bit pseudo-random binary sequence. The impact of the synchronization length and survivor path memory length on the detector design and system performance are shown. A new pipelined reduced-state sequence detector algorithm is presented for high-speed implementations. A novel speculative symbol timing recovery scheme is proposed. New simulation results are obtained to compare the performance of the Reed-Solomon (RS)-encoded 4-PAM scheme with that of the concatenated RS 4-D 5-PAM trellis-coded-modulation (TCM) scheme over an ideal band-limited additive-white-Gaussian-noise channel. Drawing on the results achieved for the VD, novel design techniques for a high-speed low-complexity eight-state 4-D 5-PAM TCM decoder is proposed.
引用
收藏
页码:3529 / 3542
页数:14
相关论文
共 50 条
  • [21] An Equal Equivalent-channel Capacity Partition Design Method for Multi-Level Coded Modulation Scheme
    Ju, Chen
    Wang, Liqian
    Wang, Dongdong
    Fei, Aimei
    Chen, Xue
    Wang, Zhirong
    Wang, Huitao
    Zhang, Qi
    2016 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP), 2016,
  • [22] Multi-Level, Multi-Dimensional Coding for High-Speed and High-Spectral-Efficiency Optical Transmission
    Zhou, Xiang
    Yu, Jianjun
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2009, 27 (16) : 3641 - 3653
  • [23] MULTIPURPOSE HIGH-CODING-GAIN 0.8-UPSILON-M BICMOS VLSIS FOR HIGH-SPEED MULTILEVEL TRELLIS-CODED MODULATION
    AIKAWA, S
    NAKAMURA, Y
    TAKANASHI, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) : 1700 - 1707
  • [24] High-speed multi-level 512x512 spatial light modulator
    Bauchert, KA
    Serati, SA
    OPTICAL PATTERN RECOGNITION XI, 2000, 4043 : 59 - 65
  • [25] Global multi-level reduction technique for nonlinear simulation of high-speed interconnect circuits
    Gunupudi, P
    Khazaka, R
    Dounavis, A
    Nakhla, M
    Achar, R
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2001, : 259 - 262
  • [26] A high-speed parallel sensing scheme for multi-level non-volatile memories
    Calligaro, C
    Gastaldi, R
    Manstretta, A
    Torelli, G
    INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, PROCEEDINGS, 1997, : 96 - 101
  • [27] A multi-page cell architecture for high-speed programming multi-level NAND flash memories
    Takeuchi, K
    Tanaka, T
    Tanzawa, T
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 67 - 68
  • [28] Turbo-detected unequal protection MPEG-4 wireless video telephony using multi-level coding, trellis coded modulation and space-time trellis coding
    Ng, SX
    Chung, JY
    Hanzo, L
    IEE PROCEEDINGS-COMMUNICATIONS, 2005, 152 (06): : 1116 - 1124
  • [29] Design of High-Speed Errors-and-Erasures Reed-Solomon Decoders for Multi-Mode Applications
    Lu, Yung-Kuei
    Shieh, Ming-Der
    Kuo, Wen-Hsuen
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 199 - 202
  • [30] Deep Local Multi-level Feature Aggregation Based High-speed Train Image Matching
    Li, Jun
    Li, Xiang
    Wei, Yifei
    Wang, Xiaojun
    KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2022, 16 (05): : 1597 - 1610