Verification of digital RF processors: RF, analog, baseband, and software

被引:10
|
作者
Muhammad, Khurram [1 ]
Murphy, Thomas [1 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
analog; baseband; behavioral; bluetooth; cellular; deep submicron CMOS; design; digital RF processors (DRP); GSM; mobile phones; modeling; MTDSM; noise figure; phase noise; PLL; receiver; RF; SNR; SoC; transceiver; transmitter; validation; verification; VHDL; wireless;
D O I
10.1109/JSSC.2007.894327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single-chip RF SoCs are seeing widespread acceptance in wireless applications. In this paper we address the issue of design verification of single-chip RF SOCs in a framework that accepts RF input and analyzes receiver BER performance and transmitter output distortion and phase noise by processing several thousand packets of baseband information while compensation algorithms are simultaneously executed. No comprehensive methodology exists to date for designing such complex systems. This paper present a novel approach that allows building complex RF SoC systems based on VHDL modeling and simulation and opens up major avenues of model development for RF and analog circuits. This approach has been successfully applied to verify two generations of digital RF processors (DRP) in deep-submicron technologies.
引用
收藏
页码:992 / 1002
页数:11
相关论文
共 50 条
  • [41] Digital baseband simulation in design verification
    不详
    MICROWAVE JOURNAL, 2000, 43 (03) : 146 - +
  • [42] Arbitrary Analog/RF Spatial Filtering for Digital MIMO Receiver Arrays
    Zhang, Linxiao
    Krishnaswamy, Harish
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3392 - 3404
  • [43] State reduction for efficient digital calibration of analog/RF integrated circuits
    Liaperdos, John
    Arapoyanni, Angela
    Tsiatouhas, Yiorgos
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (01) : 65 - 79
  • [44] Nanosheet-FET Performance Study for Analog and Digital/RF Applications
    Gowthami, Ummadisetti
    Prakash, Matta Durga
    2024 IEEE APPLIED SENSING CONFERENCE, APSCON, 2024,
  • [46] State reduction for efficient digital calibration of analog/RF integrated circuits
    John Liaperdos
    Angela Arapoyanni
    Yiorgos Tsiatouhas
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 65 - 79
  • [47] A digital technique for the evaluation of SSB phase noise of analog/RF signals
    Azais, F.
    David-Grignot, S.
    Latorre, L.
    Lefevre, F.
    2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,
  • [48] GRAPHENE RF NEMS SHUNT SWITCHES FOR ANALOG AND DIGITAL PHASE SHIFTERS
    Moldovan, C. F.
    Vitale, W. A.
    Tamagnone, M.
    Ionescu, A. M.
    2015 TRANSDUCERS - 2015 18TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS (TRANSDUCERS), 2015, : 2029 - 2032
  • [49] Superconducting analog-to-digital conversion for RF all-digital receiver applications
    Sloat, Shoen
    Whitehouse, Harper J.
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 1380 - 1381
  • [50] A 65μW, 1.9 GHz RF to digital baseband wakeup receiver for wireless sensor nodes
    Pletcher, N.
    Gambini, S.
    Rabaey, J.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 539 - 542