State reduction for efficient digital calibration of analog/RF integrated circuits

被引:0
|
作者
Liaperdos, John [1 ]
Arapoyanni, Angela [2 ]
Tsiatouhas, Yiorgos [3 ]
机构
[1] Technol Educ Inst Peloponnese, Dept Comp Engn, Sparta 23100, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
[3] Univ Ioannina, Dept Comp Sci & Engn, Ioannina 45110, Greece
关键词
Adjustable circuits; Alternate test; Built-in self-calibration; Digital calibration; Iterative calibration; Performance prediction; Yield recovery; RF; STRATEGY;
D O I
10.1007/s10470-016-0880-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Calibration of analog/radio-frequency (RF) integrated circuits addresses the problem of yield loss that is a result of the increased variability commonly observed in nanoscale processes. In order to compensate for increased yield loss, calibration techniques have been developed that are applied to fabricated chips, aiming at the restoration of a circuit's performance to its acceptable range of values that are defined by the specifications. To allow calibration, adjustable elements are introduced that provide multiple states of a circuit's operation through built-in tuning knobs. Digital calibration-that refers to the case of discrete tuning knob settings-is performed by switching to a circuit's state at which all performance characteristics are restored to their specified ranges. Due to the large number of performance characteristics of interest a large space of tuning knob settings should be explored, that leads to a series of practical considerations that need to be addressed, such as increased times required for calibration preparation and conduction, or chip area overhead if built-in tuning knobs are used. In this paper we present a method to maintain a desired level of yield recovery through the exploitation of only a minimum number of calibration states, also ensuring low cost by shortening calibration times and reducing chip area overhead. The proposed method is assessed through case studies conducted on a typical RF mixer designed in a 180 nm CMOS technology.
引用
收藏
页码:65 / 79
页数:15
相关论文
共 50 条
  • [1] State reduction for efficient digital calibration of analog/RF integrated circuits
    John Liaperdos
    Angela Arapoyanni
    Yiorgos Tsiatouhas
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 65 - 79
  • [2] Digital Methods of Calibration for Analog Integrated Circuits in Nanotechnologies
    Sovcik, Michal
    Stopjakova, Viera
    Arbet, Daniel
    Kovac, Martin
    Potocny, Miroslav
    2017 15TH IEEE INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA 2017), 2017, : 433 - 438
  • [3] Challenges in RF analog integrated circuits
    Shi, BX
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 800 - 805
  • [4] RF analog and digital circuits in SiGe technology
    Long, JR
    Copeland, MA
    Kovacic, SJ
    Malhi, DS
    Harame, DL
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 82 - 83
  • [5] Efficient parasitic-aware hybrid sizing methodology for analog and RF integrated circuits
    Liao, Tuotian
    Zhang, Lihong
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 301 - 313
  • [6] Hardware trojan detection in Analog/RF integrated circuits
    University of Central Florida, Orlando
    FL
    32816, United States
    不详
    CT
    06520, United States
    不详
    TX
    75080, United States
    Secur. Syst. Des. and Trust. Comput., (241-268):
  • [7] Evolutional Trend of Mixed Analog and Digital RF Circuits
    Tanaka, Satoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 757 - 768
  • [8] Efficient algorithm for steady-state stability analysis of large analog/RF circuits
    Bolcato, P
    Nallatamby, JC
    Rumolo, C
    Larchevêque, R
    Prigent, M
    Obregon, J
    2001 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2001, : 451 - 454
  • [9] Special Session - Machine Learning in Test: A Survey of Analog, Digital, Memory, and RF Integrated Circuits
    Roy, Soham
    Millican, Spencer K.
    Agrawal, Vishwani D.
    2021 IEEE 39TH VLSI TEST SYMPOSIUM (VTS), 2021,
  • [10] ANALOG BEHAVIOR OF DIGITAL INTEGRATED CIRCUITS.
    Glasser, Lance A.
    Conference Record - Electro, 1981,