Wide duty cycle range synchronous mirror delay designs

被引:5
|
作者
Sheng, D. [1 ]
Chung, C. -C. [2 ]
Lee, C. -Y. [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Minhsiung Township 621, Chiayi County, Taiwan
关键词
LOW-POWER;
D O I
10.1049/el.2010.3047
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide duty cycle range and small static phase error synchronous mirror delay (SMD) for system-on-chip (SoC) applications is presented. The conventional SMD accepts only the pulsed clock signal and has large static phase error. The proposed SMD uses the edge-trigger mirror delay cell to enlarge the input duty cycle range and the blocking edge-trigger scheme to ensure functionality and performance. Moreover, phase error can be reduced by the proposed delay-matching structure and fine-tuning delay line with a high-resolution delay cell. Simulation results of SMD show that the input clock duty cycle range is from 20 to 80% and the worst static phase error under different process, voltage, and temperature conditions can achieve 18 ps at 400 MHz.
引用
收藏
页码:338 / U4857
页数:2
相关论文
共 50 条
  • [41] Energy Efficient Flooding Under Minimum Delay Constraint in Synchronous Low-Duty-Cycle Wireless Sensor Networks
    Wu, Shaobo
    Niu, Jianwei
    Cheng, Long
    Chou, Wusheng
    2014 IEEE COMPUTING, COMMUNICATIONS AND IT APPLICATIONS CONFERENCE (COMCOMAP), 2014, : 121 - 126
  • [42] A duty-cycle control circuit with high input-output duty-cycle range
    Tajizadegan, R.
    Abrishamifar, A.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 169 - 171
  • [43] A wide-range delay-locked loop with a fixed latency of one clock cycle
    Chang, HH
    Lin, JW
    Yang, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) : 1021 - 1027
  • [44] A wide-range and fixed latency of one clock cycle delay-locked loop
    Chang, HH
    Lin, JW
    Liu, SI
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 675 - 678
  • [45] Range Unlimited Delay-Interleaving and -Recycling Clock Skew Compensation and Duty-Cycle Correction Circuit
    Wang, Yi-Ming
    Wei, Shih-Nung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (05) : 856 - 868
  • [46] Design of a Wide Input Voltage Range Current-Fed DC/DC Converter Within a Reduced Duty-Cycle Range
    Gerstner, Michael
    Maerz, Martin
    Dietz, Armin
    2020 22ND EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'20 ECCE EUROPE), 2020,
  • [47] 1-5 GHz duty-cycle corrector circuit with wide correction range and high precision
    Qiu, Yusong
    Zeng, Yun
    Zhang, Feng
    ELECTRONICS LETTERS, 2014, 50 (11) : 792 - 793
  • [48] A Wide-Range Sugar Concentration to Duty Cycle Converter with Scaling Circuits for Detecting Sugar Concentration Applications
    Chiang, Cheng-Ta
    Shie, Lu-Shen
    Wang, Bin-Hong
    2019 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION (ICMA), 2019, : 631 - 636
  • [49] A 20 GHz High Speed, Low Jitter, High Accuracy and Wide Correction Range Duty Cycle Corrector
    Guo, Jun
    Liu, Peng
    Wang, Weidong
    Chen, Jicheng
    Jiang, Yingtao
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 19 - 24
  • [50] Wide division ratio range programmable frequency divider with close-to-50% output duty-cycle
    Wu, Jianhui
    Wang, Shengyang
    Huang, Fuqing
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (09) : 1239 - 1246