Wide duty cycle range synchronous mirror delay designs

被引:5
|
作者
Sheng, D. [1 ]
Chung, C. -C. [2 ]
Lee, C. -Y. [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Minhsiung Township 621, Chiayi County, Taiwan
关键词
LOW-POWER;
D O I
10.1049/el.2010.3047
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide duty cycle range and small static phase error synchronous mirror delay (SMD) for system-on-chip (SoC) applications is presented. The conventional SMD accepts only the pulsed clock signal and has large static phase error. The proposed SMD uses the edge-trigger mirror delay cell to enlarge the input duty cycle range and the blocking edge-trigger scheme to ensure functionality and performance. Moreover, phase error can be reduced by the proposed delay-matching structure and fine-tuning delay line with a high-resolution delay cell. Simulation results of SMD show that the input clock duty cycle range is from 20 to 80% and the worst static phase error under different process, voltage, and temperature conditions can achieve 18 ps at 400 MHz.
引用
收藏
页码:338 / U4857
页数:2
相关论文
共 50 条
  • [31] WIDE DUTY RANGE MACHINE SPINDLE.
    de Vicq, Andy
    1600, (128):
  • [32] Synchronous Duty Cycle in MAC protocol for Wireless Applications
    Radha, S.
    Shalini, Basti Rishitha
    Anagalakshmi, Suram
    Reddy, Vundela Rajitha
    Nagabushanam, P.
    ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 330 - 334
  • [33] A Wide-Range Low-Cost All-Digital Duty-Cycle Corrector
    Chung, Ching-Che
    Sheng, Duo
    Li, Chang-Jun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2487 - 2496
  • [34] An All-analogue Duty Cycle Corrector with High Accuracy, Wide Correction Range and Configurable Crossing
    Zhang, Lei
    Wang, Zongmin
    Zhang, Tieliang
    Peng, Xinmang
    Wang, Jinhao
    Hou, Hegang
    PROCEEDINGS OF 2017 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION AND INFORMATION SYSTEMS (ICCIS 2017), 2015, : 116 - 120
  • [35] A fast programmable frequency divider with a wide dividing-ratio range and 50% duty-cycle
    Zhang, Mo
    Islam, Syed Kamrul
    Haider, M. Rafiqul
    IEICE ELECTRONICS EXPRESS, 2007, 4 (21): : 672 - 678
  • [36] Proof of Mirror Theory for a Wide Range of ξmax
    Cogliati, Benoit
    Dutta, Avijit
    Nandi, Mridul
    Patarin, Jacques
    Saha, Abishanka
    ADVANCES IN CRYPTOLOGY - EUROCRYPT 2023, PT IV, 2023, 14007 : 470 - 501
  • [37] Novel wide dynamic range current mirror
    Sujito
    Huu-Duy Tran
    Wei, You-Cyuan
    Wang, Hung-Yu
    MODERN PHYSICS LETTERS B, 2019, 33 (14-15):
  • [38] Programmable delay line with inherent duty cycle correction
    Nimmagadda, Siva Charan
    Dubey, Hari Bilash
    Memories - Materials, Devices, Circuits and Systems, 2024, 8
  • [39] Delay circuit for frequency and duty-cycle changing
    Ahmad, E
    ELECTRONICS WORLD, 1998, 104 (1749): : 755 - 755
  • [40] Programmable Delay Line With Inherent Duty Cycle Correction
    Nimmagadda, Siva Charan
    Dubey, Hari Bilash
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 81 - 86