Wide duty cycle range synchronous mirror delay designs

被引:5
|
作者
Sheng, D. [1 ]
Chung, C. -C. [2 ]
Lee, C. -Y. [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Minhsiung Township 621, Chiayi County, Taiwan
关键词
LOW-POWER;
D O I
10.1049/el.2010.3047
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide duty cycle range and small static phase error synchronous mirror delay (SMD) for system-on-chip (SoC) applications is presented. The conventional SMD accepts only the pulsed clock signal and has large static phase error. The proposed SMD uses the edge-trigger mirror delay cell to enlarge the input duty cycle range and the blocking edge-trigger scheme to ensure functionality and performance. Moreover, phase error can be reduced by the proposed delay-matching structure and fine-tuning delay line with a high-resolution delay cell. Simulation results of SMD show that the input clock duty cycle range is from 20 to 80% and the worst static phase error under different process, voltage, and temperature conditions can achieve 18 ps at 400 MHz.
引用
收藏
页码:338 / U4857
页数:2
相关论文
共 50 条
  • [1] Wide-range synchronous mirror delay with arbitrary input duty cycle
    Cheng, K. -H.
    Su, C. -W.
    Lu, S. -W.
    ELECTRONICS LETTERS, 2008, 44 (11) : 665 - U8
  • [2] A Synchronous Mirror Delay with Duty-cycle Tunable Technology
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    Lin, Yian-An
    Huang, Hong-Yi
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 79 - 82
  • [3] A variable duty cycle with high-resolution synchronous mirror delay
    Hong, Kai-Wei
    Lee, Chien-Hsien
    Cheng, Kuo-Hsing
    Wu, Chen-Lung
    Yang, Wei-Bin
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 569 - +
  • [4] Delay line has wide duty-cycle range
    Guy, J
    EDN, 2002, 47 (14) : 88 - +
  • [5] Wide range single-way-pumping synchronous mirror delay
    Chae, JS
    Kim, D
    Kim, DM
    ELECTRONICS LETTERS, 2000, 36 (11) : 939 - 940
  • [6] A Design of a Dual Delay Line DLL with Wide Input Duty Cycle Range
    Qin, Binyu
    Zhao, Leilei
    Fang, Chenyu
    Poechmueller, Peter
    ELECTRONICS, 2023, 12 (12)
  • [7] A Wide Range Programmable Duty Cycle Corrector
    Laiswal, Ashok
    Fang, Yuan
    Nawaz, Kashif
    Hofmann, Klaus
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 192 - 196
  • [8] A Wide-Range Programmable Duty Cycle Corrector (DCC)
    Babazadeh, Hadiseh
    Esmaili, Arash
    Hadidi, Khayrollah
    Khoei, Abdollah
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [9] Congruence synchronous mirror delay
    Huang, Tsung-Chu
    Chang, Gau-Bin
    Li, Ling
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2184 - 2187
  • [10] Isolated MOSFET driver has wide duty-cycle range
    Doval-Gandoy, J
    EDN, 2004, 49 (09) : 82 - +