Reducing Reconfiguration Time in FPGAs

被引:0
|
作者
Sadeghi, Misha [1 ]
Razavi, Seyyed Ahmad [2 ]
Zamani, Morteza Saheb [1 ]
机构
[1] Amirkabir Univ Technol, Dept Comp Engn & Informat Technol, Tehran, Iran
[2] Univ Calif Irvine, Dept Comp Sci, Irvine, CA USA
关键词
Reconfiguration speed-up; Bitstream compression;
D O I
10.1109/iraniancee.2019.8786689
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Despite the growing popularity of field-programmable gate arrays (FPGA), this technology still suffers from drawbacks such as larger area, higher power consumption and longer runtime than application-specific integrated circuits (ASIC). Reconfiguration capability gives FPGAs an advantage over ASIC and can make it a more appropriate option for implementing some applications. One important issue regarding the reconfiguration process is the time it takes to carry out this procedure. This paper seeks to accelerate the reconfiguration process by using a bitstream compression method with a primary focus on FPGA architecture. Since multiplexers are among the main components of FPGAs, the proposed method is focused on encoding and compression of configuration bitstream for such resources. In addition, the bitstream format and the decompression operation are designed to obtain desirable results in terms of area overhead and time improvement. Results of experiments show that in comparison to the basic scheme, the proposed design improves the reconfiguration time by 33%.
引用
收藏
页码:1844 / 1848
页数:5
相关论文
共 50 条
  • [41] On secure resource utilization in FPGAs with Partial Runtime Reconfiguration
    Kucera, Markus
    Vetter, Michael
    FIRST INTERNATIONAL WORKSHOP ON SOFTWARE TECHNOLOGIES FOR FUTURE DEPENDABLE DISTRIBUTED SYSTEMS, PROCEEDINGS, 2009, : 20 - 24
  • [42] Reducing Reconfiguration Time in Hybrid Optical-Electrical Datacenter Networks
    Zhang, Shuyuan
    Shan, Shu
    Zhao, Shizhen
    PROCEEDINGS OF THE 7TH ASIA-PACIFIC WORKSHOP ON NETWORKING, APNET 2023, 2023, : 41 - 46
  • [43] A Partial Reconfiguration Controller for Altera Stratix V FPGAs
    Xiao, Zhenzhong
    Koch, Dirk
    Lujan, Mikel
    2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,
  • [44] Dynamic fault tolerance in FPGAs via partial reconfiguration
    Emmert, J
    Stroud, C
    Skaggs, B
    Abramovici, M
    2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, : 165 - 174
  • [45] Reducing Power Consumption in FPGAs by Pipelining
    Bard, Steve
    Rafla, Nader I.
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 173 - +
  • [46] Reliability-Aware Placement and Fault Tolerant Reconfiguration in FPGAs
    Zhao, Lei
    Wang, Zulin
    Yang, Lan
    PROCEEDINGS OF 2012 IEEE 14TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, 2012, : 541 - 545
  • [47] Partial and dynamically reconfiguration of Xilinx Virtex-II FPGAs
    Blodget, B
    Bobda, C
    Huebner, M
    Niyonkuru, A
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 801 - 810
  • [48] IPRDF: An Isolated Partial Reconfiguration Design Flow for Xilinx FPGAs
    Pham, Khoa Dang
    Horta, Edson
    Koch, Dirk
    Vaishnav, Anuj
    Kuhn, Thomas
    2018 IEEE 12TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2018), 2018, : 36 - 43
  • [49] Compact and On-the-Fly Secure Dynamic Reconfiguration for Volatile FPGAs
    Kashyap, Hirak
    Chaves, Ricardo
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2016, 9 (02)
  • [50] AEGIS-Based Efficient Solution for Secure Reconfiguration of FPGAs
    Abdellatif, Karim M.
    Chotin-Avot, Roselyne
    Mehrez, Habib
    PROCEEDINGS OF THE THIRD WORKSHOP ON CRYPTOGRAPHY AND SECURITY IN COMPUTING SYSTEMS (CS2 2016), 2016, : 37 - 40