Reducing Reconfiguration Time in FPGAs

被引:0
|
作者
Sadeghi, Misha [1 ]
Razavi, Seyyed Ahmad [2 ]
Zamani, Morteza Saheb [1 ]
机构
[1] Amirkabir Univ Technol, Dept Comp Engn & Informat Technol, Tehran, Iran
[2] Univ Calif Irvine, Dept Comp Sci, Irvine, CA USA
关键词
Reconfiguration speed-up; Bitstream compression;
D O I
10.1109/iraniancee.2019.8786689
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Despite the growing popularity of field-programmable gate arrays (FPGA), this technology still suffers from drawbacks such as larger area, higher power consumption and longer runtime than application-specific integrated circuits (ASIC). Reconfiguration capability gives FPGAs an advantage over ASIC and can make it a more appropriate option for implementing some applications. One important issue regarding the reconfiguration process is the time it takes to carry out this procedure. This paper seeks to accelerate the reconfiguration process by using a bitstream compression method with a primary focus on FPGA architecture. Since multiplexers are among the main components of FPGAs, the proposed method is focused on encoding and compression of configuration bitstream for such resources. In addition, the bitstream format and the decompression operation are designed to obtain desirable results in terms of area overhead and time improvement. Results of experiments show that in comparison to the basic scheme, the proposed design improves the reconfiguration time by 33%.
引用
收藏
页码:1844 / 1848
页数:5
相关论文
共 50 条
  • [21] Secure, Remote, Dynamic Reconfiguration of FPGAs
    Vliegen, Jo
    Mentens, Nele
    Verbauwhede, Ingrid
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2015, 7 (04) : 1 - 19
  • [22] A hybrid design-time/run-time scheduling flow to minimise the reconfiguration overhead of FPGAs
    Resano, J
    Verkest, D
    Mozos, D
    Vernalde, S
    Catthoor, F
    MICROPROCESSORS AND MICROSYSTEMS, 2004, 28 (5-6) : 291 - 301
  • [23] Runtime Partial Reconfiguration of FPGAs for DSP Applications
    Ali, M. Mubarak
    Arun, R.
    Saravanan, S.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 514 - 518
  • [24] Partial reconfiguration bitstream compression for virtex FPGAs
    Gu Haiyun
    Chen Shurong
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 5, PROCEEDINGS, 2008, : 183 - 185
  • [25] On the reconfiguration costs of models for partially reconfigurable FPGAs
    Lange, Sebastian
    Middendorf, Martin
    2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 111 - 118
  • [26] Towards a Secure Partial Reconfiguration of Xilinx FPGAs
    Adetomi, Adewale
    Enemali, Godwin
    Arslan, Tughrul
    2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 174 - 178
  • [27] Reconfiguration Network Design for SEU Recovery in FPGAs
    Cetin, Ediz
    Diessel, Oliver
    Gong, Lingkan
    Lai, Victor
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1524 - 1527
  • [28] Lightweight and Compact Solutions for Secure Reconfiguration of FPGAs
    Abdellatif, Karim M.
    Chotin-Avot, R.
    Mehrez, H.
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [29] Run-time reconfiguration: A method for enhancing the functional density of SRAM-based FPGAs
    Eldredge, JG
    Hutchings, BL
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 12 (01): : 67 - 86
  • [30] STATICROUTE: A NOVEL ROUTER FOR THE DYNAMIC PARTIAL RECONFIGURATION OF FPGAS
    Al Farisi, Brahim
    Bruneel, Karel
    Stroobandt, Dirk
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,