Design and verification of a thermoelectric energy harvester with stacked polysilicon thermocouples by CMOS process

被引:41
|
作者
Yang, S. M. [1 ]
Lee, T. [1 ]
Cong, M. [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Aeronaut & Astronaut, Tainan 70101, Taiwan
[2] Dalian Univ Technol, Sch Mech Engn, Dalian, Peoples R China
关键词
Energy harvester; Thermoelectric materials; CMOS process; GENERATORS;
D O I
10.1016/j.sna.2009.11.023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
State-of-the-art CMOS semiconductor has been pushing below 32 nm process, and stacked system (also called chip stacking) will be the mainstream in IC foundry. Recent design of micro-thermoelectric generator (mu TEG) is by using co-planar thermocouples to harvest ambient heat. A mu TEG design based on stacked polysilicon thermocouples is developed in this work, in which the p- and n-thermolegs of a thermocouple are stacked and insulated. A thermal model is applied to analyze the optimal thermocouple size by matching their thermal resistance and electrical resistance. Analysis shows that the maximum power factor and voltage factor of an optimal thermocouple 100 mu m x 4 mu m x 0.275/0.18 mu m (length x width x thickness for p-/n-thermolegs) is 0.0473 mu W/cm(2) K(2) and 3.952 V/cm(2) K, respectively. The voltage factor is about 142% of that in co-planar design. Multiple thermocouples can thus be stacked for higher performance. Design verification by TSMC 0.35 mu m 2P4M (2-poly and 4-metal layers) standard CMOS process shows that the stacked design with 120 mu m x 4 mu m x 0.275/0.18 mu m thermocouples can achieve the power factor 0.0427 mu W/cm(2) K(2) and voltage factor 3.417 V/cm(2) K. (C) 2009 Elsevier B.V. All rights reserved.
引用
收藏
页码:258 / 266
页数:9
相关论文
共 50 条
  • [41] A 120-mV Input, Fully Integrated Dual-Mode Charge Pump in 65-nm CMOS for Thermoelectric Energy Harvester
    Chen, Po-Hung
    Ishida, Koichi
    Zhang, Xin
    Okuma, Yasuyuki
    Ryu, Yoshikatsu
    Takamiya, Makoto
    Sakurai, Takayasu
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 469 - +
  • [42] Effect of DC-DC voltage step-up converter impedance on thermoelectric energy harvester system design strategy
    Watson, Thomas C.
    Vincent, Joshua N.
    Lee, Hohyun
    APPLIED ENERGY, 2019, 239 (898-907) : 898 - 907
  • [43] Design and On-Chip Measurement of CMOS Infrared Frequency-Selective-Surface Absorbers for Thermoelectric Energy Harvesting
    Su, Li
    Yang, Sin Han
    Huang, I. Chun
    Tzuang, Ching-Kuang C.
    ASIA-PACIFIC MICROWAVE CONFERENCE 2011, 2011, : 461 - 464
  • [44] Design and Experimental Verification of High Boost Energy Recycle Converter for the Energy Conservation in the Development Process of Power Module
    Kim, Yun-Sung
    Park, Gwi-Chul
    Ahn, Jung-Hoon
    Lee, Byoung-Kuk
    2015 THIRTIETH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2015), 2015, : 3190 - 3194
  • [45] On-chip ESD protection design for GHz RF integrated circuits by using polysilicon diodes in sub-quarter-micron CMOS process
    Chang, CY
    Ker, MD
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 240 - 243
  • [46] Design, modeling, and experimental verification of reversed exponentially tapered multimodal piezoelectric energy harvester from harmonic vibrations for autonomous sensor systems
    V. Raja
    M. Umapathy
    G. Uma
    R. Usharani
    International Journal of Mechanics and Materials in Design, 2023, 19 : 763 - 792
  • [47] Design, modeling, and experimental verification of reversed exponentially tapered multimodal piezoelectric energy harvester from harmonic vibrations for autonomous sensor systems
    Raja, V.
    Umapathy, M.
    Uma, G.
    Usharani, R.
    INTERNATIONAL JOURNAL OF MECHANICS AND MATERIALS IN DESIGN, 2023, 19 (04) : 763 - 792
  • [48] 10μW/cm2-Class High Power Density Planar Si-Nanowire Thermoelectric Energy Harvester Compatible with CMOS-VLSI Technology
    Tomita, M.
    Oba, S.
    Himeda, Y.
    Yamato, R.
    Shima, K.
    Kumada, T.
    Xu, M.
    Takezawa, H.
    Mesaki, K.
    Tsuda, K.
    Hashimoto, S.
    Zhan, T.
    Zhang, H.
    Kamakura, Y.
    Suzuki, Y.
    Inokawa, H.
    Ikeda, H.
    Matsukawa, T.
    Matsuki, T.
    Watanabe, T.
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 93 - 94
  • [49] Design of Multi-Stacked CMOS mm-Wave Power Amplifiers for Phased Array Applications Using Triple-Well Process
    Montaseri, Mohammad Hassan
    Vuohtoniemi, Risto
    Aikio, Janne
    Rahkonen, Timo
    Parssinen, Aarno
    2018 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2018,
  • [50] Analysis and Design of a 970-MHz, 108-Stage CMOS Ambient RF Energy Harvester With-36.5-dBm Input Power Sensitivity
    Park, Yoomi
    Byun, Sangjin
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2024, 72 (06) : 3829 - 3840